# **TABLE OF CONTENTS**

2/15—Revision 0: Initial Version

| Features                                          | 1     |
|---------------------------------------------------|-------|
| Applications                                      | 1     |
| Functional Block Diagram                          | 1     |
| General Description                               | 1     |
| Revision History                                  | 2     |
| Specifications                                    | 3     |
| Timing Specifications                             | 4     |
| Package Characteristics                           | 5     |
| Insulation and Safety-Related Specifications      | 5     |
| Regulatory Information                            | 5     |
| DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 Insul | ation |
| Characteristics                                   | 6     |
| Absolute Maximum Ratings                          | 7     |
| ESD Caution                                       | 7     |
| Pin Configuration and Function Descriptions       | 8     |
| Typical Performance Characteristics               | 9     |
| Terminology                                       | 12    |
|                                                   |       |
| REVISION HISTORY                                  |       |
| 6/15—Rev. 0 to Rev. A                             |       |
| Changes to Figure 1                               | 1     |
| Changes to Ordering Guide                         | 20    |

| Theory of Operation          |
|------------------------------|
| Circuit Information          |
| Analog Input                 |
| Differential Inputs          |
| Digital Output14             |
| Applications Information     |
| Current Sensing Applications |
| Voltage Sensing Applications |
| Input Filter                 |
| Digital Filter               |
| Power Supply Considerations  |
| Grounding and Layout         |
| Insulation Lifetime          |
| Outline Dimensions           |
| Ordering Guide               |

# **SPECIFICATIONS**

 $V_{\rm DD1}$  = 4.5 V to 5.5 V,  $V_{\rm DD2}$  = 3 V to 5.5 V,  $V_{\rm IN}$ + = -250 mV to +250 mV,  $V_{\rm IN}$ - = 0 V,  $T_{\rm A}$  = -40°C to +105°C, tested with sinc3 filter, 256 decimation rate, as defined by Verilog code, unless otherwise noted. All voltages are relative to their respective ground.

Table 1.

| Parameter                                                 | Min             | Тур          | Max   | Unit   | Test Conditions/Comments                          |
|-----------------------------------------------------------|-----------------|--------------|-------|--------|---------------------------------------------------|
| STATIC PERFORMANCE                                        |                 |              |       |        |                                                   |
| Resolution                                                | 16              |              |       | Bits   | Filter output truncated to 16 bits                |
| Integral Nonlinearity (INL) <sup>1</sup>                  |                 | ±1           | ±5    | LSB    |                                                   |
| Differential Nonlinearity (DNL)1                          |                 |              | ±0.99 | LSB    | Guaranteed no missed codes to 16 bits             |
| Offset Error <sup>1</sup>                                 |                 | ±0.2         | ±0.75 | mV     |                                                   |
| Offset Drift vs. Temperature                              |                 | 1.7          | 5     | μV/°C  |                                                   |
| Offset Drift vs. V <sub>DD1</sub>                         |                 | 85           |       | μV/V   |                                                   |
| Gain Error <sup>1</sup>                                   |                 | 0.2          | ±0.5  | % FSR  |                                                   |
| Gain Error Drift vs. Temperature                          |                 | 18           | 32    | ppm/°C |                                                   |
|                                                           |                 | 11           | 20    | μV/°C  |                                                   |
| Gain Error Drift vs. V <sub>DD1</sub>                     |                 | 0.2          |       | mV/V   |                                                   |
| ANALOG INPUT                                              |                 |              |       |        |                                                   |
| Input Voltage Range                                       | -320            |              | +320  | mV     |                                                   |
| Input Common-Mode Voltage Range                           |                 | -200 to +300 |       |        |                                                   |
| Dynamic Input Current                                     |                 | ±19          | ±28   | μΑ     | $V_{IN}+=\pm 250 \text{ mV}, V_{IN}-=0 \text{ V}$ |
|                                                           |                 | 0.05         |       | μA     | $V_{IN}+=0 V, V_{IN}-=0 V$                        |
| Input Capacitance                                         |                 | 14           |       | pF     |                                                   |
| DYNAMIC SPECIFICATIONS                                    |                 |              |       |        | V <sub>IN</sub> + = 35 Hz                         |
| Signal-to-(Noise + Distortion) Ratio (SINAD) <sup>1</sup> | 74              | 82           |       | dB     |                                                   |
| Signal-to-Noise Ratio (SNR) <sup>1</sup>                  | 86              | 87           |       | dB     |                                                   |
| Total Harmonic Distortion (THD) <sup>1</sup>              |                 | -84          |       | dB     |                                                   |
| Peak Harmonic or Spurious Noise (SFDR) <sup>1</sup>       |                 | -84          |       | dB     |                                                   |
| Effective Number of Bits (ENOB) <sup>1</sup>              | 12              | 13.5         |       | Bits   |                                                   |
| Noise Free Code Resolution <sup>1</sup>                   | 14              |              |       | Bits   |                                                   |
| ISOLATION TRANSIENT IMMUNITY <sup>1</sup>                 | 25              | 30           |       | kV/μs  |                                                   |
| LOGIC OUTPUTS                                             |                 |              |       |        |                                                   |
| Output High Voltage, V <sub>он</sub>                      | $V_{DD2} - 0.1$ |              |       | V      | $I_0 = -200 \mu\text{A}$                          |
| Output Low Voltage, Vol                                   |                 |              | 0.4   | V      | $I_0 = +200 \mu\text{A}$                          |
| POWER REQUIREMENTS                                        |                 |              |       |        |                                                   |
| $V_{\text{DD1}}$                                          | 4.5             |              | 5.5   | V      |                                                   |
| $V_{DD2}$                                                 | 3               |              | 5.5   | V      |                                                   |
| I <sub>DD1</sub>                                          |                 | 26           | 31    | mA     | $V_{DD1} = 5.5 \text{ V}$                         |
| $I_{DD2}$                                                 |                 | 6            | 7     | mA     | $V_{DD2} = 5.5 \text{ V}$                         |
|                                                           |                 | 4.5          | 5.5   | mA     | $V_{DD2} = 3.3 \text{ V}$                         |
| POWER DISSIPATION                                         |                 |              | 209   | mW     | $V_{DD1} = V_{DD2} = 5.5 \text{ V}$               |

 $<sup>^{\</sup>mbox{\tiny 1}}$  See the Terminology section.

#### **TIMING SPECIFICATIONS**

 $V_{\rm DD1}$  = 4.5 V to 5.5 V,  $V_{\rm DD2}$  = 3 V to 5.5 V,  $T_{\rm A}$  =  $-40^{\circ}C$  to +105°C, unless otherwise noted.

Table 2.

| Parameter <sup>1</sup>            | Min | Тур | Max  | Unit | Description                                |
|-----------------------------------|-----|-----|------|------|--------------------------------------------|
| f <sub>MCLKOUT</sub> <sup>2</sup> | 9.4 | 10  | 10.6 | MHz  | Master clock output frequency              |
| $t_1^{3}$                         |     |     | ±10  | ns   | Data access time after MCLKOUT rising edge |
| $t_2$ <sup>3</sup>                | 44  |     |      | ns   | Data hold time after MCLKOUT falling edge  |
| t <sub>3</sub>                    | 33  |     |      | ns   | Master clock low time                      |
| t <sub>4</sub>                    | 33  |     |      | ns   | Master clock high time                     |

<sup>&</sup>lt;sup>1</sup> Sample tested during initial release to ensure compliance.

<sup>&</sup>lt;sup>3</sup> Defined as the time required for the output to cross 0.8 V or 2.0 V for VDD2 = 3 V to 3.6 V, or when the output crosses 0.8 V or 0.7 × VDD2 for VDD2 = 4.5 V to 5.5 V, as outlined in Figure 2. Measured with a ±200 µA load and a 25 pF load capacitance.



Figure 2. Data Timing

<sup>&</sup>lt;sup>2</sup> Mark space ratio for clock output is 45/55 to 55/45.

#### **PACKAGE CHARACTERISTICS**

Table 3.

| Parameter                                  | Symbol           | Min | Тур              | Max | Unit | Test Conditions/Comments                                                                              |
|--------------------------------------------|------------------|-----|------------------|-----|------|-------------------------------------------------------------------------------------------------------|
| Resistance (Input to Output) <sup>1</sup>  | R <sub>I-O</sub> |     | 10 <sup>12</sup> |     | Ω    |                                                                                                       |
| Capacitance (Input to Output) <sup>1</sup> | C <sub>I-O</sub> |     | 2.2              |     | рF   | f = 1 MHz                                                                                             |
| IC Junction to Ambient Thermal Resistance  | $\theta_{JA}$    |     | 105              |     | °C/W | Thermocouple located at center of package underside, test conducted on 4-layer board with thin traces |

<sup>&</sup>lt;sup>1</sup> The device is considered a 2-terminal device: Pin 1 to Pin 4 are shorted together, and Pin 5 to Pin 8 are shorted together.

#### **INSULATION AND SAFETY-RELATED SPECIFICATIONS**

Table 4.

| Parameter                                        | Symbol           | Value                   | Unit | Test Conditions/Comments                                                             |
|--------------------------------------------------|------------------|-------------------------|------|--------------------------------------------------------------------------------------|
| Input-to-Output Momentary Withstand Voltage      | V <sub>ISO</sub> | 5000 min                | V    | 1-minute duration                                                                    |
| Minimum External Air Gap (Clearance)             | L(I01)           | 8.1 min <sup>1, 2</sup> | mm   | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage)             | L(I02)           | 8.1 min <sup>1</sup>    | mm   | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)        |                  | 0.034 min               | mm   | Insulation distance through insulation                                               |
| Tracking Resistance (Comparative Tracking Index) | CTI              | >400                    | V    | DIN IEC 112/VDE 0303 Part 1                                                          |
| Isolation Group                                  |                  | II                      |      | Material Group (DIN VDE 0110, 1/89, Table I)                                         |

¹ In accordance with IEC 60950-1 guidelines for the measurement of creepage and clearance distances for a pollution degree of 2 and altitudes ≤2000 meters.

#### **REGULATORY INFORMATION**

Table 5.

| UL <sup>1</sup>                                                        | CSA                                                                                                                                                                                                                                                                                                                                                               | VDE <sup>2</sup>                                                                                 |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|
| Recognized under 1577<br>Component Recognition<br>Program <sup>1</sup> | Approved under CSA Component Acceptance Notice 5A                                                                                                                                                                                                                                                                                                                 | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 <sup>2</sup>                  |
| 5000 V rms Isolation Voltage<br>Single Protection                      | Basic insulation per CSA 60950-1-07 and IEC 60950-1, 810 V rms (1145 V <sub>PEAK</sub> ) maximum working voltage <sup>3</sup> Reinforced insulation per CSA 60950-1-07 and IEC 60950-1, 405 V rms (583 V <sub>PEAK</sub> ) maximum working voltage <sup>3</sup> Reinforced insulation per IEC 60601-1, 250 V rms (353 V <sub>PEAK</sub> ) maximum working voltage | Reinforced insulation per DIN V VDE V 0884-10<br>(VDE V 0884-10):2006-12, 1250 V <sub>PEAK</sub> |
| File E214100                                                           | File 205078                                                                                                                                                                                                                                                                                                                                                       | File 2471900-4880-0001                                                                           |

¹ In accordance with UL 1577, each AD7402-8 is proof tested by applying an insulation test voltage ≥ 6000 V rms for 1 second (current leakage detection limit = 15 µA).

<sup>&</sup>lt;sup>2</sup> Consideration must be given to pad layout to ensure the minimum required distance for clearance is maintained.

<sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-10, each AD7402-8 is proof tested by applying an insulation test voltage ≥ 2344 V<sub>FEAK</sub> for 1 second (partial discharge detection limit = 5 pC).

<sup>3</sup> Rating is calculated for a pollution degree of 2 and a Material Group III. The AD7402 RI-8-1 package material is rated by CSA to a CTI of >400 V and therefore Material Group II.

## **DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 INSULATION CHARACTERISTICS**

This isolator is suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by means of protective circuits.

#### Table 6.

| Description                                                                                           | Symbol             | Characteristic | Unit       |
|-------------------------------------------------------------------------------------------------------|--------------------|----------------|------------|
| INSTALLATION CLASSIFICATION PER DIN VDE 0110                                                          |                    |                |            |
| For Rated Mains Voltage ≤ 300 V rms                                                                   |                    | I to IV        |            |
| For Rated Mains Voltage ≤ 450 V rms                                                                   |                    | I to IV        |            |
| For Rated Mains Voltage ≤ 600 V rms                                                                   |                    | I to IV        |            |
| For Rated Mains Voltage ≤ 1000V rms                                                                   |                    | I to IV        |            |
| CLIMATIC CLASSIFICATION                                                                               |                    | 40/105/21      |            |
| POLLUTION DEGREE (DIN VDE 0110, TABLE 1)                                                              |                    | 2              |            |
| MAXIMUM WORKING INSULATION VOLTAGE                                                                    | V <sub>IORM</sub>  | 1250           | $V_{PEAK}$ |
| INPUT TO OUTPUT TEST VOLTAGE, METHOD B1                                                               | $V_{PD(M)}$        | 2344           | $V_{PEAK}$ |
| $V_{IORM} \times 1.875 = V_{PR}$ , 100% Production Test, $t_m = 1$ Second, Partial Discharge $< 5$ pC |                    |                |            |
| INPUT TO-OUTPUT TEST VOLTAGE, METHOD A                                                                | V <sub>PR(M)</sub> |                |            |
| After Environmental Test Subgroup 1                                                                   |                    | 2000           | $V_{PEAK}$ |
| $V_{IORM} \times 1.6 = V_{PR}$ , $t_m = 60$ Seconds, Partial Discharge $< 5$ pC                       |                    |                |            |
| After Input and/or Safety Test Subgroup 2/Safety Test Subgroup 3                                      |                    | 1500           | $V_{PEAK}$ |
| $V_{IORM} \times 1.2 = V_{PR}$ , $t_m = 60$ Seconds, Partial Discharge $< 5$ pC                       |                    |                |            |
| HIGHEST ALLOWABLE OVERVOLTAGE (TRANSIENT OVERVOLTAGE, t <sub>TR</sub> = 10 Seconds)                   | V <sub>IOTM</sub>  | 8000           | $V_{PEAK}$ |
| SURGE ISOLATION VOLTAGE                                                                               |                    |                |            |
| 1.2 μs Rise Time, 50 μs, 50% Fall Time                                                                | V <sub>IOSM</sub>  | 12000          | $V_{PEAK}$ |
| SAFETY LIMITING VALUES (MAXIMUM VALUE ALLOWED IN THE EVENT OF A FAILURE, SEE Figure 3)                |                    |                |            |
| Case Temperature                                                                                      | Ts                 | 150            | °C         |
| Side 1 (P <sub>VDD1</sub> ) and Side 2 (P <sub>VDD2</sub> ) Power Dissipation                         | Pso                | 1.19           | W          |
| INSULATION RESISTANCE AT T <sub>s</sub> , V <sub>IO</sub> = 500 V                                     | Rio                | >109           | Ω          |



Figure 3. Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN V VDE V 0884-10

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted. All voltages are relative to their respective ground.

Table 7.

| Rating                                      |
|---------------------------------------------|
| -0.3 V to +6.5 V                            |
| −0.3 V to +6.5 V                            |
| $-1 \text{ V to V}_{DD1} + 0.3 \text{ V}$   |
| $-0.3 \text{ V to V}_{DD2} + 0.3 \text{ V}$ |
| ±10 mA                                      |
| −40°C to +105°C                             |
| −65°C to +150°C                             |
| 150°C                                       |
|                                             |
| 260°C                                       |
| 2 kV                                        |
| ±1250 V                                     |
| ± 4000 V                                    |
|                                             |

<sup>&</sup>lt;sup>1</sup> Transient currents of up to 100 mA do not cause silicon controlled rectifier (SCR) to latch up.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Table 8. Maximum Continuous Working Voltage<sup>1</sup>

| Parameter         | Max  | Unit              | Constraint                                                       |
|-------------------|------|-------------------|------------------------------------------------------------------|
| AC Voltage        |      |                   |                                                                  |
| Bipolar Waveform  | 1250 | V <sub>PEAK</sub> | 20-year minimum<br>lifetime (VDE<br>approved working<br>voltage) |
| Unipolar Waveform | 1250 | $V_{PEAK}$        | 20-year minimum<br>lifetime                                      |
| DC Voltage        | 1250 | V <sub>PEAK</sub> | 20-year minimum<br>lifetime                                      |

 $<sup>^{\</sup>rm 1}$  Refers to continuous voltage magnitude imposed across the isolation barrier.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

 $<sup>^2</sup>$  JESD22-C101; RC network: 1  $\Omega$ , package capacitance (C<sub>PKG</sub>); Class: IV.

<sup>&</sup>lt;sup>3</sup> ESDA/JEDEC JS-001-2011; RC network: 1.5 k $\Omega$ , 100 pF; Class: 3A.

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 4. Pin Configuration

#### **Table 9. Pin Function Descriptions**

| Pin No. | Mnemonic | Description                                                                                                                                                                                                                |
|---------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | VDD1     | Supply Voltage, 4.5 V to 5.5 V. This is the supply voltage for the isolated side of the AD7402 and is relative to GND1.                                                                                                    |
| 2       | VIN+     | Positive Analog Input.                                                                                                                                                                                                     |
| 3       | VIN-     | Negative Analog Input. Normally connected to GND1.                                                                                                                                                                         |
| 4       | GND1     | Ground 1. This is the ground reference point for all circuitry on the isolated side.                                                                                                                                       |
| 5       | GND2     | Ground 2. This is the ground reference point for all circuitry on the nonisolated side.                                                                                                                                    |
| 6       | MDAT     | Serial Data Output. The single bit modulator output is supplied to this pin as a serial data stream. The bits are clocked out on the rising edge of the MCLKOUT input and are valid on the following MCLKOUT falling edge. |
| 7       | MCLKOUT  | Master Clock Logic Output, 10 MHz (Typical). The bit stream from the modulator is valid on the falling edge of MCLKOUT.                                                                                                    |
| 8       | VDD2     | Supply Voltage, 3 V to 5.5 V. This is the supply voltage for the nonisolated side and is relative to GND2.                                                                                                                 |

## TYPICAL PERFORMANCE CHARACTERISTICS

 $T_A = 25$ °C, VDD1 = 5 V, VDD2 = 5 V, using sinc3 filter with a 256 oversampling ratio (OSR), unless otherwise noted.



Figure 5. PSRR vs. Supply Ripple Frequency



Figure 6. CMRR vs. Common-Mode Ripple Frequency



Figure 7. SINAD vs. Analog Input Frequency



Figure 8. Fast Fourier Transform (FFT)



Figure 9. Typical DNL Error



Figure 10. Typical INL Error



Figure 11. Histogram of Codes at Code Center



Figure 12. SNR and SINAD vs. Temperature



Figure 13. THD and SFDR vs. Temperature



Figure 14. Offset vs. Temperature



Figure 15. Gain Error vs. Temperature



Figure 16. IDD1 vs. VDD1 at Various Temperatures



Figure 17. IDD1 vs. VIN+ DC Input at Various Temperatures



Figure 18. IDD2 vs. VDD2 at Various Temperatures



Figure 19. I<sub>DD2</sub> vs. VIN+ DC Input at Various Temperatures



Figure 20. IIN+ vs. VIN+ DC Input



Figure 21. Clock Frequency vs. Temperature for Various Supply Voltages

## **TERMINOLOGY**

#### Differential Nonlinearity (DNL)

DNL is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC.

#### Integral Nonlinearity (INL)

INL is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. The endpoints of the transfer function are specified negative full scale,  $-250~\text{mV}~(V_{\rm IN+}-V_{\rm IN-}),$  Code 7168 for the 16-bit level, and specified positive full scale,  $+250~\text{mV}~(V_{\rm IN+}-V_{\rm IN-}),$  Code 58,368 for the 16-bit level.

#### Offset Error

Offset error is the deviation of the midscale code (32,768 for the 16-bit level) from the ideal  $V_{\rm IN+} - V_{\rm IN-}$  (that is, 0 V).

#### **Gain Error**

The gain error includes both positive full-scale gain error and negative full-scale gain error. Positive full-scale gain error is the deviation of the specified positive full-scale code (58,368 for the 16-bit level) from the ideal  $V_{\rm IN+}-V_{\rm IN-}$  (250 mV) after the offset error is adjusted out. Negative full-scale gain error is the deviation of the specified negative full-scale code (7168 for the 16-bit level) from the ideal  $V_{\rm IN+}-V_{\rm IN-}$  (–250 mV) after the offset error is adjusted out.

#### Signal-to-Noise-and-Distortion Ratio (SINAD)

SINAD is the measured ratio of signal to noise and distortion at the output of the ADC. The signal is the rms value of the sine wave, and noise is the rms sum of all nonfundamental signals up to half the sampling frequency ( $f_s/2$ ), including harmonics, but excluding dc.

#### Signal-to-Noise Ratio (SNR)

SNR is the measured ratio of signal to noise at the output of the ADC. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency ( $f_s/2$ ), excluding dc.

The ratio is dependent on the number of quantization levels in the digitization process: the greater the number of levels, the smaller the quantization noise. The theoretical signal-to-noise ratio for an ideal N-bit converter with a sine wave input is given by

Signal-to-Noise Ratio = (6.02N + 1.76) dB

Therefore, for a 12-bit converter, the SNR is 74 dB.

#### **Isolation Transient Immunity**

The isolation transient immunity specifies the rate of rise and fall of a transient pulse applied across the isolation boundary, beyond which clock or data is corrupted. The AD7402 was tested using a transient pulse frequency of 100 kHz.

#### **Total Harmonic Distortion (THD)**

THD is the ratio of the rms sum of harmonics to the fundamental. For the AD7402, it is defined as

$$THD(dB) = 20 \log \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2}}{V_1}$$

where:

 $V_1$  is the rms amplitude of the fundamental.  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$ , and  $V_6$  are the rms amplitudes of the second through the sixth harmonics.

#### Peak Harmonic or Spurious Noise (SFDR)

Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to  $f_{\rm S}/2$ , excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it is a noise peak.

#### **Effective Number of Bits (ENOB)**

ENOB is defined by

$$ENOB = (SINAD - 1.76)/6.02$$
 bits

#### **Noise Free Code Resolution**

Noise free code resolution represents the resolution in bits for which there is no code flicker. The noise free code resolution for an N-bit converter is defined as

Noise Free Code Resolution (Bits) =  $log_2(2^N/Peak-to-Peak Noise)$ 

The peak-to-peak noise in LSBs is measured with  $V_{\rm IN+}$  =  $V_{\rm IN-}$  = 0 V.

#### Common-Mode Rejection Ratio (CMRR)

CMRR is defined as the ratio of the power in the ADC output at  $\pm 250$  mV frequency, f, to the power of a +250 mV peak-to-peak sine wave applied to the common-mode voltage of  $V_{\rm IN+}$  and  $V_{\rm IN-}$  of frequency,  $f_{\rm S}$ , as

$$CMRR (dB) = 10 \log(Pf/Pf_s)$$

where

Pf is the power at frequency, f, in the ADC output.  $Pf_s$  is the power at frequency,  $f_s$ , in the ADC output.

#### Power Supply Rejection Ratio (PSRR)

Variations in power supply affect the full-scale transition but not the linearity of the converter. PSRR is the maximum change in the specified full-scale (±250 mV) transition point due to a change in power supply voltage from the nominal value.

## THEORY OF OPERATION

#### **CIRCUIT INFORMATION**

The AD7402 isolated  $\Sigma$ - $\Delta$  modulator converts an analog input signal into a high speed (10 MHz maximum), single-bit data stream; the time average single-bit data from the modulator is directly proportional to the input signal. Figure 22 shows a typical application circuit where the AD7402 is used to provide isolation between the analog input, a current sensing resistor or shunt, and the digital output, which is then processed by a digital filter to provide an N-bit word.

#### **ANALOG INPUT**

The differential analog input of the AD7402 is implemented with a switched capacitor circuit. This circuit implements a second-order modulator stage that digitizes the input signal into a single-bit output stream. The sample clock (MCLKOUT) provides the clock signal for the conversion process as well as the output data framing clock. This clock source is internal on the AD7402. The analog input signal is continuously sampled by the modulator and compared to an internal voltage reference. A digital stream that accurately represents the analog input over time appears at the output of the converter (see Figure 23).

A differential signal of 0 V ideally results in a stream of alternating 1s and 0s at the MDAT output pin. This output is high 50% of the time and low 50% of the time. A differential input of 250 mV produces a stream of 1s and 0s that are high 89.06% of the time. A differential input of -250 mV produces a stream of 1s and 0s that are high 10.94% of the time.

A differential input of 320 mV ideally results in a stream of all 1s. A differential input of -320 mV ideally results in a stream of all 0s. The absolute full-scale range is  $\pm 320$  mV and the specified full-scale performance range is  $\pm 250$  mV, as shown in Table 10.

Table 10. Analog Input Range

| Analog Input                         | Voltage Input (mV) |
|--------------------------------------|--------------------|
| Positive Full-Scale Value            | +320               |
| Positive Specified Performance Input | +250               |
| Zero                                 | 0                  |
| Negative Specified Performance Input | -250               |
| Negative Full-Scale Value            | -320               |



Figure 22. Typical Application Circuit



Figure 23. Analog Input vs. Modulator Output

To reconstruct the original information, this output must be digitally filtered and decimated. A sinc3 filter is recommended because it is one order higher than that of the AD7402 modulator, which is a second-order modulator. If a 256 decimation rate is used, the resulting 16-bit word rate is 39 kSPS. See the Digital Filter section for more detailed information on the sinc filter implementation. Figure 24 shows the transfer function of the AD7402 relative to the 16-bit output.



Figure 24. Filtered and Decimated 16-Bit Transfer Function

#### **DIFFERENTIAL INPUTS**

The analog input to the modulator is a switched capacitor design. The analog signal is converted into charge by highly linear sampling capacitors. A simplified equivalent circuit diagram of the analog input is shown in Figure 25. A signal source driving the analog input must provide the charge onto the sampling capacitors every half MCLKOUT cycle and settle to the required accuracy within the next half cycle.



Figure 25. Analog Input Equivalent Circuit

Because the AD7402 samples the differential voltage across its analog inputs, low noise performance is attained with an input circuit that provides low common-mode noise at each input.

#### **DIGITAL OUTPUT**

The AD7402 MDAT output driver is a slew rate limited driver. This driver lowers electromagnetic emissions, thus minimizing electromagnetic interference, both conducted and radiated.

# APPLICATIONS INFORMATION CURRENT SENSING APPLICATIONS

The AD7402 is ideally suited for current sensing applications where the voltage across a shunt resistor ( $R_{\text{SHUNT}}$ ) is monitored. The load current flowing through an external shunt resistor produces a voltage at the input terminals of the AD7402. The AD7402 provides isolation between the analog input from the current sensing resistor and the digital outputs. By selecting the appropriate shunt resistor value, a variety of current ranges can be monitored.

## Choosing R<sub>SHUNT</sub>

The shunt resistor (R<sub>SHUNT</sub>) values used in conjunction with the AD7402 are determined by the specific application requirements in terms of voltage, current, and power. Small resistors minimize power dissipation, whereas low inductance resistors prevent any induced voltage spikes, and good tolerance devices reduce current variations. The final values chosen are a compromise between low power dissipation and accuracy. Higher value resistors use the full performance input range of the ADC, thus achieving maximum SNR performance. Low value resistors dissipate less power but do not use the full performance input range. The AD7402, however, delivers excellent performance, even with lower input signal levels, allowing low value shunt resistors to be used while maintaining system performance.

To choose a suitable shunt resistor, first determine the current through the shunt. The shunt current for a 3-phase induction motor can be expressed as

$$I_{\rm RMS} = \frac{P_{\rm W}}{1.73 \times V \times EF \times PF}$$

where:

 $I_{RMS}$  is the motor phase current (A rms)  $P_W$  is the motor power (Watts) V is the motor supply voltage (V ac) EF is the motor efficiency (%) PF is the power efficiency (%)

To determine the shunt peak sense current,  $I_{SENSE}$ , consider the motor phase current and any overload that may be possible in the system. When the peak sense current is known, divide the voltage range of the AD7402 ( $\pm 250$  mV) by the peak sense current to yield a maximum shunt value.

If the power dissipation in the shunt resistor is too large, the shunt resistor can be reduced and less of the ADC input range can be used. Figure 26 shows the SINAD performance characteristics and the ENOB of resolution for the AD7402 for different input signal amplitudes. Figure 27 shows the rms noise performance for dc input signal amplitudes. The AD7402 performance at lower input signal ranges allows smaller shunt values to be used while still maintaining a high level of performance and overall system efficiency.



Figure 26. SINAD vs. V<sub>IN+</sub> AC Input Signal Amplitude



Figure 27. RMS Noise vs. V<sub>IN+</sub> DC Input Signal Amplitude

R<sub>SHUNT</sub> must be able to dissipate the I2R power losses. If the power dissipation rating of the resistor is exceeded, its value may drift or the resistor may be damaged, resulting in an open circuit. This open circuit can result in a differential voltage across the terminals of the AD7402, in excess of the absolute maximum ratings. If I<sub>SENSE</sub> has a large high frequency component, choose a resistor with low inductance.

#### **VOLTAGE SENSING APPLICATIONS**

The AD7402 can also be used for isolated voltage monitoring. For example, in motor control applications, it can be used to sense the bus voltage. In applications where the voltage being monitored exceeds the specified analog input range of the AD7402, a voltage divider network can be used to reduce the voltage being monitored to the required range.

#### **INPUT FILTER**

In a typical use case for directly measuring the voltage across a shunt resistor, the AD7402 can be connected directly across the shunt resistor with a simple RC low-pass filter on each input.

The recommended circuit configuration for driving the differential inputs to achieve best performance is shown in Figure 28. An RC low-pass filter is placed on both the analog input pins. Recommended values for the resistors and capacitors are 10  $\Omega$  and 220 pF, respectively. If possible, equalize the source impedance on each analog input to minimize offset.



Figure 28. RC Low-Pass Filter Input Network

The input filter configuration for the AD7402 is not limited to the low-pass structure shown in Figure 28. The differential RC filter configuration shown in Figure 29 also achieves excellent performance. Recommended values for the resistors and capacitor are 22  $\Omega$  and 47 pF, respectively.



Figure 29. Differential RC Filter Network

Figure 30 compares the typical performance for the input filter structures outlined in Figure 28 and Figure 29 for different resistor and capacitor values.



Figure 30. SNR vs. Decimation Rate for Different Filter Structures for Different Resistor and Capacitor Values

#### **DIGITAL FILTER**

The output of the AD7402 is a continuous digital bit stream. To reconstruct the original input signal information, this output bit stream needs to be digitally filtered and decimated. A sinc filter is recommended due to its simplicity. A sinc3 filter is recommended because it is one order higher than that of the AD7402 modulator, which is a second-order modulator. The type of filter selected, the decimation rate, and the modulator clock used determines the overall system resolution and throughput rate. The

higher the decimation rate, the greater the system accuracy, as illustrated in Figure 31. However, there is a trade-off between accuracy and throughput rate and, therefore, higher decimation rates result in lower throughput solutions.



Figure 31. SNR vs. Decimation Rate for Different Sincx Filter Orders

A sinc3 filter is recommended for use with the AD7402. This filter can be implemented on a field programmable gate array (FPGA) or a digital signal processor (DSP).

Equation 1 describes the transfer function of a sinc filter.

$$H(z) = \left(\frac{1}{DR} \frac{\left(1 - Z^{-DR}\right)}{\left(1 - Z^{-1}\right)}\right)^{N} \tag{1}$$

where *DR* is the decimation rate and *N* is the sinc filter order.

The throughput rate of the sinc filter is determined by the modulator clock and the decimation rate selected.

$$Throughput = \frac{MCLK}{DR}$$
 (2)

where MCLK is the modulator clock frequency

As the decimation rate increases, the data output size from the sinc filter increases. The output data size is expressed in Equation 3. The 16 most significant bits are used to return a 16-bit result.

$$Data\ size = N \times \log_2 DR \tag{3}$$

For a  $sinc^3$  filter, the -3 dB filter response point can be derived from the filter transfer function, Equation 1, and is 0.262 times the throughput rate. The filter characteristics for a third-order sinc filter are summarized in Table 11.

Table 11. Sinc3 Filter Characteristics for 10 MHz

| Decimation<br>Ratio (DR) | Throughput<br>Rate (kHz) | Output Data<br>Size (Bits) | Filter Response<br>(kHz) |  |
|--------------------------|--------------------------|----------------------------|--------------------------|--|
| 32                       | 312.5                    | 15                         | 81.8                     |  |
| 64                       | 156.2                    | 18                         | 40.9                     |  |
| 128                      | 78.1                     | 21                         | 20.4                     |  |
| 256                      | 39.1                     | 24                         | 10.2                     |  |
| 512                      | 19.55                    | 27                         | 5.1                      |  |

```
The following Verilog code provides an example of a sinc3 filter implementation on a Xilinx* Spartan*-6 FPGA. Note that the data is read on the negative clock edge. It is recommended to read in the data on the negative clock edge. The code is configurable to accommodate decimation rates from 32 to 4096. module dec256sinc24b (
input mclk1, /* used to clk filter */
input reset, /* used to reset filter */
input mdata1, /* input data to be filtered
```

/\* Data is read on negative clk edge \*/

output reg [15:0] DATA, /\* filtered output

```
reg [36:0] ip_data1;
reg [36:0] acc1;
reg [36:0] acc2;
reg [36:0] acc3;
reg [36:0] acc3_d2;
reg [36:0] diff1;
reg [36:0] diff2;
reg [36:0] diff3;
reg [36:0] diff1_d;
```

reg [15:0] word\_count;
reg word\_clk;

reg [36:0] diff2\_d;

reg enable;

output reg data\_en,

input [15:0] dec\_rate

\* /

/\*Perform the Sinc action\*/
always @ (mdata1)
if(mdata1==0)

ip\_data1 <= 37'd0;
 /\* change 0 to a -1 for twos
complement \*/</pre>

else
 ip\_datal <= 37'd1;</pre>

/\*Accumulator (Integrator)
Perform the accumulation (IIR) at the speed
of the modulator.

 ${\bf Z}$  = one sample delay MCLKOUT = modulators conversion bit rate \*/



```
always @ (negedge mclk1, posedge reset)
begin
    if (reset)
    begin
    /* initialize acc registers on reset
*/
    acc1 <= 37'd0;
    acc2 <= 37'd0;</pre>
```

```
acc3 <= 37'd0;
       end
       else
       begin
       /*perform accumulation process */
              acc1 <= acc1 + ip data1;</pre>
              acc2 <= acc2 + acc1;
              acc3 <= acc3 + acc2;
       end
end
/*decimation stage (MCLKOUT/WORD_CLK) */
always @ (negedge mclk1, posedge reset)
begin
       if (reset)
              word_count <= 16'd0;</pre>
       else
       begin
              if ( word_count == dec_rate -
1)
                     word_count <= 16'd0;</pre>
              else
                     word_count <= word_count</pre>
+ 16'b1;
       end
end
always @ ( negedge mclk1, posedge reset )
begin
       if ( reset )
              word_clk <= 1'b0;</pre>
       else
       begin
              if ( word_count == dec_rate/2 -
1)
                     word_clk <= 1'b1;
              else if ( word_count ==
dec_rate - 1 )
                     word_clk <= 1'b0;</pre>
       end
end
/*Differentiator (including decimation
stage)
Perform the differentiation stage (FIR) at a
lower speed.
Z = one sample delay WORD_CLK = output word
rate */
```



```
always @ (negedge word_clk, posedge reset)
begin
    if(reset)
    begin
        acc3_d2 <= 37'd0;
        diff1_d <= 37'd0;
        diff2_d <= 37'd0;</pre>
```

Rev. A | Page 17 of 20

```
diff1 <= 37'd0;
                                                                      end
              diff2 <= 37'd0;
                                                                      default:begin
              diff3 <= 37'd0;
                                                                             DATA <= (diff3[24:8] ==
                                                       17'h10000) ? 16'hFFFF : diff3[23:8];
       end
                                                                      end
       else
                                                               endcase
       begin
                                                       end
              diff1 <= acc3 - acc3_d2;</pre>
              diff2 <= diff1 - diff1_d;</pre>
                                                       /* Synchronize Data Output*/
              diff3 <= diff2 - diff2_d;</pre>
                                                       always@ (negedge mclk1, posedge reset )
              acc3_d2 <= acc3;
                                                       begin
              diff1_d <= diff1;</pre>
                                                               if ( reset )
              diff2_d <= diff2;</pre>
                                                               begin
                                                                      data_en <= 1'b0;
                                                                      enable <= 1'b1;</pre>
       end
                                                               end
                                                               else
end
                                                              begin
                                                                      if ( (word_count == dec_rate/2
/* Clock the Sinc output into an output
                                                       - 1) && enable )
register
                                                                      begin
WORD_CLK = output word rate */
                                                                             data_en <= 1'b1;
                                                                             enable <= 1'b0;
          WORD_CLK -
                                                                      end
                                                                      else if ( (word_count ==
                                                       dec_rate - 1) && ~enable )
                    DIFF3
                                                                      begin
      Figure 34. Clocking Sinc3 Output into an Output Register
                                                                             data_en <= 1'b0;
                                                                             enable <= 1'b1;</pre>
                                                                      end
always @ (negedge word_clk )
                                                                      else
begin
                                                                             data_en <= 1'b0;
       case ( dec_rate )
                                                               end
              16'd32:begin
                                                       end
                     DATA <= (diff3[15:0] ==
16'h8000) ? 16'hFFFF : {diff3[14:0], 1'b0};
                                                       endmodule
              end
              16'd64:begin
                     DATA <= (diff3[18:2] ==
17'h10000) ? 16'hFFFF : diff3[17:2];
              end
              16'd128:begin
                     DATA <= (diff3[21:5] ==
17'h10000) ? 16'hFFFF : diff3[20:5];
              end
              16'd256:begin
                     DATA <= (diff3[24:8] ==
17'h10000) ? 16'hFFFF : diff3[23:8];
              end
              16'd512:begin
                     DATA <= (diff3[27:11] ==
17'h10000) ? 16'hFFFF : diff3[26:11];
              end
              16'd1024:begin
                     DATA <= (diff3[30:14] ==
17'h10000) ? 16'hFFFF : diff3[29:14];
              end
              16'd2048:begin
                     DATA <= (diff3[33:17] ==
17'h10000) ? 16'hFFFF : diff3[32:17];
              end
              16'd4096:begin
                     DATA <= (diff3[36:20] ==
17'h10000) ? 16'hFFFF : diff3[35:20];
```

#### POWER SUPPLY CONSIDERATIONS

The AD7402 requires a 5 V VDD1 supply, and there are various means of achieving this. One method is to use an isolated dc-to-dc converter such as the ADuM6000. This method provides a 5 V regulated dc supply across the isolation barrier. Note that the inherent isolation of the ADuM6000 is lower than the AD7402.



Figure 35. ADuM6000 Isolated 5 V DC-to-DC Regulator Example

Another method is to regulate a dc supply on the high voltage side of the isolation barrier using a step-down dc-to-dc regulator, such as the ADP2441.



Figure 36. ADP2441 Step-Down DC-to-DC Regulator Example

#### **GROUNDING AND LAYOUT**

It is recommended to decouple the  $V_{\rm DD1}$  supply with a 10  $\mu F$  capacitor in parallel with a 1 nF capacitor to GND<sub>1</sub>. Decouple the  $V_{\rm DD2}$  supply with a 100 nF value to GND<sub>2</sub>. In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout so that any coupling that occurs equally affects all pins on a given component side. Failure to ensure equal coupling can cause voltage differentials between pins to exceed the absolute maximum ratings of the device, thereby leading to latch-up or permanent damage. Place any decoupling used as close to the supply pins as possible.

Minimize series resistance in the analog inputs to avoid any distortion effects, especially at high temperatures. If possible, equalize the source impedance on each analog input to minimize offset. Check for mismatch and thermocouple effects on the analog input printed circuit board (PCB) tracks to reduce offset drift.

#### **INSULATION LIFETIME**

All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the AD7402.

Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. The values shown in Table 8 summarize the peak voltage for 20 years of service life for a bipolar, ac operating condition and the maximum VDE approved working voltages.

These tests subjected the AD7402 to continuous cross isolation voltages. To accelerate the occurrence of failures, the selected test voltages were values exceeding those of normal use. The time to failure values of these units were recorded and used to calculate the acceleration factors. These factors were then used to calculate the time to failure under the normal operating conditions. The values shown in Table 8 are the lesser of the following two values:

- The value that ensures at least a 20-year lifetime of continuous use.
- The maximum VDE approved working voltage.

Note that the lifetime of the AD7402 varies according to the waveform type imposed across the isolation barrier. The *i*Coupler insulation structure is stressed differently, depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 37, Figure 38, and Figure 39 illustrate the different isolation voltage waveforms.



# **OUTLINE DIMENSIONS**



Figure 40. 8-Lead Standard Small Outline Package, with Increased Creepage [SOIC\_IC] Wide Body (RI-8-1) Dimensions shown in millimeters

### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature<br>Range | Package Description                                                      | Package<br>Option |
|--------------------|----------------------|--------------------------------------------------------------------------|-------------------|
| AD7402-8BRIZ       | -40°C to +105°C      | 8-Lead Standard Small Outline Package, with Increased Creepage [SOIC_IC] | RI-8-1            |
| AD7402-8BRIZ-RL    | -40°C to +105°C      | 8-Lead Standard Small Outline Package, with Increased Creepage [SOIC_IC] | RI-8-1            |
| AD7402-8BRIZ-RL7   | -40°C to +105°C      | 8-Lead Standard Small Outline Package, with Increased Creepage [SOIC_IC] | RI-8-1            |
| EVAL-AD7402-8FMCZ  |                      | Evaluation Board                                                         |                   |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.



Rev. A | Page 20 of 20