

#### Internal Electrical Schematic - IRAM136-1060BS





**Absolute Maximum Ratings (Continued)** 

| Symbol               | Parameter                                    | Min                      | Max                                                      | Units | Conditions                                                      |
|----------------------|----------------------------------------------|--------------------------|----------------------------------------------------------|-------|-----------------------------------------------------------------|
| P <sub>BR Peak</sub> | Bootstrap Resistor Peak Power (Single Pulse) |                          | 15.0                                                     | W     | $t_P$ =100 $\mu$ s, $T_C$ =100 $^{\circ}$ C<br>ESR / ERJ series |
| V <sub>S1,2,3</sub>  | High side floating supply offset voltage     | V <sub>B1,2,3</sub> - 25 | V <sub>B1,2,3</sub> +0.3                                 | V     |                                                                 |
| V <sub>B1,2,3</sub>  | High side floating supply voltage            | -0.3                     | 600                                                      | V     |                                                                 |
| V <sub>CC</sub>      | Low Side and logic fixed supply voltage      | -0.3                     | 20                                                       | V     |                                                                 |
| $V_{\mathrm{IN}}$    | Input voltage LIN, HIN, I <sub>Trip</sub>    | -0.3                     | Lower of (V <sub>SS</sub> +15V) or V <sub>CC</sub> +0.3V | ٧     |                                                                 |

# Inverter Section Electrical Characteristics @T<sub>J</sub>= 25°C

| Symbol                          | Parameter                                  | Min | Тур  | Max  | Units      | Conditions                                                       |
|---------------------------------|--------------------------------------------|-----|------|------|------------|------------------------------------------------------------------|
| V <sub>(BR)CES</sub>            | Collector-to-Emitter Breakdown<br>Voltage  | 600 |      |      | V          | V <sub>IN</sub> =0V, I <sub>C</sub> =250μA                       |
| $\Delta V_{(BR)CES} / \Delta T$ | Temperature Coeff. Of<br>Breakdown Voltage |     | 0.3  |      | V/°C       | V <sub>IN</sub> =0V, I <sub>C</sub> =250μA<br>(25°C - 150°C)     |
| V <sub>CE(ON)</sub>             | Collector-to-Emitter Saturation            |     | 1.5  | 1.7  | V          | $I_C=5A$ , $T_J=25$ °C                                           |
| VCE(ON)                         | Voltage                                    |     | 1.7  |      | <b>'</b>   | I <sub>C</sub> =5A, T <sub>J</sub> =150°C                        |
| T                               | Zero Gate Voltage Collector                |     | 5    | 80   | μA         | $V_{IN}=0V, V^{+}=600V$                                          |
| I <sub>CES</sub>                | Current                                    |     | 80   |      | μΑ         | V <sub>IN</sub> =0V, V <sup>+</sup> =600V, T <sub>J</sub> =150°C |
| V <sub>FM</sub>                 | Diode Forward Voltage Drop                 |     | 1.8  | 2.35 | V          | I <sub>F</sub> =5A                                               |
| VFM                             | Diode Forward Voltage Drop                 |     | 1.45 |      | ] <b>'</b> | I <sub>F</sub> =5A, T <sub>J</sub> =150°C                        |
| V <sub>BDFM</sub>               | Bootstrap Diode Forward Voltage<br>Drop    |     | 1.2  |      | V          | I <sub>F</sub> =1A                                               |
| R <sub>BR</sub>                 | Bootstrap Resistor Value                   |     | 22   |      | Ω          | T <sub>J</sub> =25°C                                             |
| $\Delta R_{BR}/R_{BR}$          | Bootstrap Resistor Tolerance               |     |      | ±5   | %          | T <sub>J</sub> =25°C                                             |
| I                               | Current Protection Threshold               |     | 9    |      | Α          | ISD=Vss. See fig. 2 and fig. 11b                                 |
| I <sub>BUS_TRIP</sub>           | (positive going)                           |     | 7    |      |            | ISD=Open. See fig. 2 and fig. 11b                                |



## Inverter Section Switching Characteristics @ T<sub>J</sub>= 25°C

| Symbol           | Parameter                         | Min         | Тур | Max | Units                                                                                          | Conditions                                                                 |  |
|------------------|-----------------------------------|-------------|-----|-----|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|
| E <sub>ON</sub>  | Turn-On Switching Loss            |             | 240 | 400 |                                                                                                | I <sub>C</sub> =5A, V <sup>+</sup> =400V                                   |  |
| E <sub>OFF</sub> | Turn-Off Switching Loss           |             | 65  | 90  | 1                                                                                              | V <sub>CC</sub> =15V, L=1.2mH                                              |  |
| E <sub>TOT</sub> | Total Switching Loss              |             | 305 | 490 | μJ                                                                                             | Energy losses include "tail" and diode reverse recovery                    |  |
| E <sub>REC</sub> | Diode Reverse Recovery energy     |             | 15  | 25  |                                                                                                | diode reverse recovery                                                     |  |
| t <sub>RR</sub>  | Diode Reverse Recovery time       |             | 115 |     | ns                                                                                             | See CT1                                                                    |  |
| E <sub>ON</sub>  | Turn-on Switching Loss            |             | 330 |     |                                                                                                | I <sub>C</sub> =5A, V <sup>+</sup> =400V                                   |  |
| E <sub>OFF</sub> | Turn-off Switching Loss           |             | 105 |     |                                                                                                | V <sub>CC</sub> =15V, L=1.2mH, T <sub>J</sub> =150°C                       |  |
| E <sub>TOT</sub> | Total Switching Loss              |             | 435 |     | μJ                                                                                             | Energy losses include "tail" and diode reverse recovery                    |  |
| E <sub>REC</sub> | Diode Reverse Recovery energy     |             | 40  |     |                                                                                                | uloue reverse recovery                                                     |  |
| t <sub>RR</sub>  | Diode Reverse Recovery time       |             | 150 |     | ns                                                                                             | See CT1                                                                    |  |
| $Q_G$            | Turn-On IGBT Gate Charge          |             | 19  | 29  | nC                                                                                             | I <sub>C</sub> =8A, V <sup>+</sup> =400V, V <sub>GE</sub> =15V             |  |
| RBSOA            | Reverse Bias Safe Operating Area  | FULL SQUARE |     |     | $T_J$ =150°C, $I_C$ =5A, $V_P$ =600V<br>V <sup>+</sup> = 450V,<br>$V_{CC}$ =+15V to 0V See CT3 |                                                                            |  |
| SCSOA            | Short Circuit Safe Operating Area | 5           |     |     | μs                                                                                             | $T_J$ =25°C, $V_p$ =600V,<br>$V^+$ = 360V,<br>$V_{CC}$ =+15V to 0V See CT2 |  |
| I <sub>CSC</sub> | Short Circuit Collector Current   |             | 50  |     | А                                                                                              | $T_J$ =25°C, $V^+$ = 400V, $V_{CC}$ =15V<br>See CT2                        |  |

## **Recommended Operating Conditions Driver Function**

The Input/Output logic timing diagram is shown in Figure 1. For proper operation the device should be used within the recommended conditions. All voltages are absolute referenced to COM. The  $V_S$  offset is tested with all supplies biased at 15V differential (Note 3)

| Symbol              | Definition                               | Min                                        | Тур                | Max                | Units    |  |
|---------------------|------------------------------------------|--------------------------------------------|--------------------|--------------------|----------|--|
| V <sub>B1,2,3</sub> | High side floating supply voltage        | V <sub>S</sub> +12                         | V <sub>S</sub> +15 | V <sub>S</sub> +20 | V        |  |
| V <sub>S1,2,3</sub> | High side floating supply offset voltage | side floating supply offset voltage Note 4 |                    |                    |          |  |
| V <sub>CC</sub>     | Low side and logic fixed supply voltage  | 12                                         | 15                 | 20                 | V        |  |
| V <sub>ITRIP</sub>  | I <sub>TRIP</sub> input voltage          | V <sub>SS</sub>                            |                    | V <sub>SS</sub> +5 | <b>'</b> |  |
| V <sub>IN</sub>     | Logic input voltage LIN, HIN             | V <sub>SS</sub>                            |                    | V <sub>SS</sub> +5 | ٧        |  |
| HIN                 | High side PWM pulse width                | 1                                          |                    |                    | μs       |  |
| Deadtime            | External dead time between HIN and LIN   |                                            |                    |                    | μs       |  |

Note 3: For more details, see IR21364 data sheet

Note 4: Logic operational for  $V_s$  from COM-5V to COM+600V. Logic state held for  $V_s$  from COM-5V to COM+V<sub>BS</sub>. (please refer to DT97-3 for more details)



## Static Electrical Characteristics Driver Function @ T<sub>J</sub>= 25°C

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS1,2,3}$ )=15V, unless otherwise specified. The  $V_{IN}$  and  $I_{IN}$  parameters are referenced to COM and are applicable to all six channels. (Note 3)

| Symbol                                  | Definition                                                                        | Min  | Тур  | Max  | Units |
|-----------------------------------------|-----------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>IN,th+</sub>                     | Positive going input threshold                                                    | 2.5  |      |      | ٧     |
| V <sub>IN,th-</sub>                     | Negative going input threshold                                                    |      |      | 0.8  | ٧     |
| V <sub>CCUV+</sub> , V <sub>BSUV+</sub> | V <sub>CC</sub> and V <sub>BS</sub> supply undervoltage, Positive going threshold | 10.6 | 11.1 | 11.6 | ٧     |
| V <sub>CCUV-</sub> , V <sub>BSUV-</sub> | V <sub>CC</sub> and V <sub>BS</sub> supply undervoltage, Negative going threshold | 10.4 | 10.9 | 11.4 | ٧     |
| V <sub>CCUVH</sub> , V <sub>BSUVH</sub> | V <sub>CC</sub> and V <sub>BS</sub> supply undervoltage lock-out hysteresis       |      | 0.2  |      | ٧     |
| $I_{QBS}$                               | Quiescent V <sub>BS</sub> supply current                                          |      |      | 120  | μA    |
| $I_{QCC}$                               | Quiescent V <sub>CC</sub> supply current                                          |      |      | 4    | mA    |
| I <sub>LK</sub>                         | Offset Supply Leakage Current                                                     |      |      | 50   | μA    |
| I <sub>IN+</sub>                        | Input bias current V <sub>IN</sub> =3.3V                                          |      | 100  | 195  | μA    |
| I <sub>IN-</sub>                        | Input bias current V <sub>IN</sub> =0V                                            | -1   |      |      | μA    |
| I <sub>TRIP+</sub>                      | $I_{TRIP}$ bias current $V_{T/ITRIP}$ =3.3V                                       |      | 3.3  | 6    | μA    |
| I <sub>TRIP</sub> -                     | I <sub>TRIP</sub> bias current V <sub>T/ITRIP</sub> =0V                           | -1   |      |      | μA    |
| V(I <sub>TRIP</sub> )                   | I <sub>TRIP</sub> threshold Voltage                                               |      | 0.49 | 0.54 | ٧     |
| V(I <sub>Trip,</sub> HYS)               | I <sub>TRIP</sub> Input Hysteresis                                                |      | 0.07 |      | ٧     |

## Dynamic Electrical Characteristics @ T<sub>J</sub>= 25°C

Driver only timing unless otherwise specified.

| Symbol                 | Parameter                                                               | Min | Тур  | Max  | Units | Conditions                                   |
|------------------------|-------------------------------------------------------------------------|-----|------|------|-------|----------------------------------------------|
| T <sub>ON</sub>        | Input to Output propagation turn-<br>on delay time (see fig.11)         |     |      | 1.15 | μs    | I <sub>C</sub> =5A, V <sup>+</sup> =300V     |
| T <sub>OFF</sub>       | Input to Output propagation turn-<br>off delay time (see fig. 11)       |     |      | 1.15 | μs    | 1 <sub>C</sub> -3A, V -300V                  |
| $T_{FLT}$              | Input Filter Time (HIN, LIN)                                            | 100 | 200  |      | ns    | $V_{IN}$ =0 or $V_{IN}$ =5V                  |
| T <sub>BLT-ITRIP</sub> | I <sub>TRIP</sub> Blanking Time                                         | 100 | 150  |      | ns    | $V_{IN}$ =0 or $V_{IN}$ =5V, $V_{ITRIP}$ =5V |
| D <sub>T</sub>         | Dead Time                                                               | 220 | 290  | 360  | ns    | $V_{IN}$ =0 or $V_{IN}$ =5V                  |
| M <sub>T</sub>         | Matching Propagation Delay Time (On & Off) all channels                 |     | 40   | 75   | ns    | External dead time> 400ns                    |
| T <sub>ITRIP</sub>     | I <sub>TRIP</sub> to six switch turn-off propagation delay (see fig. 2) |     |      | 1.75 | μs    | I <sub>C</sub> =5A, V <sup>+</sup> =300V     |
| T <sub>FLT-CLR</sub>   | FAULT clear time (see fig. 2)                                           |     | 32.0 |      | ms    | $T_C = 25$ °C                                |



## **Thermal and Mechanical Characteristics**

| Symbol               | Parameter                                          | Min | Тур | Max | Units | Conditions                                                    |
|----------------------|----------------------------------------------------|-----|-----|-----|-------|---------------------------------------------------------------|
| R <sub>th(J-C)</sub> | Thermal resistance, per IGBT                       |     | 4.6 | 5.0 |       | Inverter Operating Condition                                  |
| R <sub>th(J-C)</sub> | Thermal resistance, per Diode                      |     | 6.9 | 7.6 | °C/W  | Flat, greased surface. Heatsink compound thermal conductivity |
| R <sub>th(C-S)</sub> | Thermal resistance, C-S                            |     | 0.1 |     |       | 1W/mK                                                         |
| C <sub>D</sub>       | Creepage Distance, from pins to backside of module | 3.2 |     |     | mm    | See outline Drawings                                          |
| CTI                  | Comparative Tracking Index                         | 600 |     |     | -     |                                                               |

#### **Internal NTC - Thermistor Characteristics**

| Parameter                 | Definition           | Min  | Тур  | Max  | Units | Conditions                       |
|---------------------------|----------------------|------|------|------|-------|----------------------------------|
| R <sub>25</sub>           | Resistance           | 97   | 100  | 103  | kΩ    | T <sub>C</sub> = 25°C            |
| R <sub>125</sub>          | Resistance           | 2.25 | 2.52 | 2.80 | kΩ    | T <sub>C</sub> = 125°C           |
| В                         | B-constant (25-50°C) | 4165 | 4250 | 4335 | k     | $R_2 = R_1 e^{[B(1/T2 - 1/T1)]}$ |
| Temperature Range         |                      | -40  |      | 125  | °C    |                                  |
| Typ. Dissipation constant |                      |      | 1    |      | mW/°C | T <sub>C</sub> = 25°C            |

## **Internal Current Sensing Resistor - Shunt Characteristics**

| Symbol             | Parameter               | Min  | Тур  | Max  | Units  | Conditions                   |
|--------------------|-------------------------|------|------|------|--------|------------------------------|
| R <sub>Shunt</sub> | Resistance              | 72.5 | 73.3 | 74.1 | mΩ     | T <sub>C</sub> = 25°C        |
| T <sub>Coeff</sub> | Temperature Coefficient | 0    |      | 200  | ppm/°C |                              |
| P <sub>Shunt</sub> | Power Dissipation       |      |      | 2.2  | W      | -40°C< T <sub>C</sub> <100°C |
| T <sub>Range</sub> | Temperature Range       | -40  |      | 125  | °C     |                              |

## **Input-Output Logic Level Table**



| FLT/EN | $I_{TRIP}$ | HIN1,2,3 | LIN1,2,3 | U,V,W |
|--------|------------|----------|----------|-------|
| 1      | 0          | 1        | 0        | V+    |
| 1      | 0          | 0        | 1        | 0     |
| 1      | 0          | 0        | 0        | Off   |
| 1      | 0          | 1        | 1        | Off   |
| 1      | 1          | Χ        | Χ        | Off   |
| 0      | Х          | Х        | Х        | Off   |



Note 5: The shaded area indicates that both high-side and low-side switches are off and therefore the half-bridge output voltage would be determined by the direction of current flow in the load.

# IRAM136-1060BS

## **Module Pin-Out Description**

| Pin | Name            | Description                                         |
|-----|-----------------|-----------------------------------------------------|
| 1   | VB3             | High Side Floating Supply Voltage 3                 |
| 2   | W,VS3           | Output 3 - High Side Floating Supply Offset Voltage |
| 3   | na              | none                                                |
| 4   | na              | none                                                |
| 5   | VB2             | High Side Floating Supply voltage 2                 |
| 6   | V,VS2           | Output 2 - High Side Floating Supply Offset Voltage |
| 7   | na              | none                                                |
| 8   | na              | none                                                |
| 9   | VB1             | High Side Floating Supply voltage 1                 |
| 10  | U,VS1           | Output 1 - High Side Floating Supply Offset Voltage |
| 11  | na              | none                                                |
| 12  | na              | none                                                |
| 13  | V <sup>+</sup>  | Positive Bus Input Voltage                          |
| 14  | na              | none                                                |
| 15  | na              | none                                                |
| 16  | V-              | Negative Bus Input Voltage                          |
| 17  | HIN1            | Logic Input High Side Gate Driver - Phase 1         |
| 18  | HIN2            | Logic Input High Side Gate Driver - Phase 2         |
| 19  | HIN3            | Logic Input High Side Gate Driver - Phase 3         |
| 20  | LIN1            | Logic Input Low Side Gate Driver - Phase 1          |
| 21  | LIN2            | Logic Input Low Side Gate Driver - Phase 2          |
| 22  | LIN3            | Logic Input Low Side Gate Driver - Phase 3          |
| 23  | FLT/EN          | Fault Output and Enable Pins                        |
| 24  | $I_{FB}$        | Current Feedback Output Pin                         |
| 25  | V <sub>cc</sub> | +15V Main Supply                                    |
| 26  | $V_{SS}$        | Negative Main Supply                                |
| 27  | ISD             | Current Protection Level Programming Pin            |
| 28  | RCIN            | RCIN Reset Programming Pin                          |
| 29  | $V_{TH}$        | Temperature Feedback                                |



#### **Typical Application Connection IRAM136-1060BS**



#### **Application Notes**

- 1. Electrolytic bus capacitors should be mounted as close to the module bus terminals as possible to reduce ringing and EMI problems. Mounting an additional high frequency ceramic capacitor close to the module pins is highly recommended.
- 2. In order to provide good decoupling between VCC-VSS and VB1,2,3-VS1,2,3 terminals, the capacitors shown connected between these terminals should be located very close to the module pins. Additional high frequency capacitors, typically  $0.1\mu F$ , are strongly recommended.
- 3. Value of the boot-strap capacitors depends upon the switching frequency and modulation techniques. Their selection should be made based on IR design tip DN 98-2a, application note AN-1044 or Figure 9. Bootstrap capacitor value must be selected to limit the power dissipation of the internal resistor in series with the VCC. (See maximum ratings Table on page 3).
- 4. WARNING! Please note that after approx. 32ms the FAULT is automatically reset. (See Dynamic Characteristics Table on page 5). The default Fault clear time is when RCIN pin is open. Refer to Figure 11a for Re selection and desired RCIN setting.
- 5. PWM generator must be disabled within automatic reset time ( $T_{FLT\text{-}CLR}$ ) to guarantee shutdown of the system, overcurrent condition must be cleared before resuming operation.
- 6. ISD can be programmed by using external resistor (Rext) connected to Vss. The default current level is when ISD pin is open (see Inverter Characteristics Table on page 3). Maximum current level can be achieved by connecting ISD to Vss. See Figure 11b for desired current level and resistor selection.
- 7. Fault/En pin (23) must be pulled-up to +5V.



Figure 3. Maximum Sinusoidal Phase Current vs. PWM Switching Frequency Sinusoidal Modulation,  $V^+$ =400V,  $T_J$ =150°C, MI=0.8, PF=0.6, fmod=100Hz



Figure 4. Maximum Sinusoidal Phase Current vs. Modulation Frequency Sinusoidal Modulation,  $V^+$ =400V,  $T_J$ =150°C,  $T_C$ =100°C, MI=0.8, PF=0.6



Figure 5. Total Power Losses vs. PWM Switching Frequency Sinusoidal Modulation,  $V^+$ =400V,  $T_3$ =150°C, MI=0.8, PF=0.6, fmod=100Hz



Figure 6. Total Power Losses vs. Output Phase Current Sinusoidal Modulation,  $V^+$ =400V,  $T_3$ =150°C, MI=0.8, PF=0.6, fmod=100Hz



Sinusoidal Modulation, V<sup>+</sup>=400V, T<sub>J</sub>=150°C, MI=0.8, PF=0.6, fmod=50Hz



Figure 8. Estimated Maximum IGBT Junction Temperature vs. Thermistor Temperature Sinusoidal Modulation, V+=400V, Iphase=5Arms, fsw=16kHz, fmod=50Hz, MI=0.8, PF=0.6



Figure 9. Thermistor Readout vs. Temperature (47kohm pull-up resistor, 5V) and Normal Thermistor Resistance values vs. Temperature Table.



Figure 10. Recommended Bootstrap Capacitor Value vs. Switching Frequency



Figure 11a. External Pull Up resistor selection for Fault clear time (Recommended minimum Pull up Resistor is  $1M\Omega$ )



Figure 11b. Itrip Level External Pull down Resistor Selection

Figure 12. Switching Parameter Definitions



Figure 11a. Input to Output propagation turn-on delay time.



Figure 11b. Input to Output propagation turn-off delay time.



Figure 11c. Diode Reverse Recovery.





Figure CT1. Switching Loss Circuit





Figure CT2. S.C.SOA Circuit





Figure CT3. R.B.SOA Circuit

## Package Outline IRAM136-1060BS





note1: Unit Tolerance is ±0.5mm, Unless Otherwise Specified.

note2: Mirror Surface Mark indicates Pin1 Identification.

note3: Part Number Marking.

Characters Font in this drawing differs from Font shown on Module.

note4: Lot Code Marking.

Characters Font in this drawing differs from

Font shown on Module.

note5: "P" Character denotes Lead Free.

Characters Font in this drawing differs from

Font shown on Module.

Dimensions in mm For mounting instruction see AN-1049



Data and Specifications are subject to change without notice

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105

TAC Fax: (310) 252-7903

Visit us at www.irf.com for sales contact information 2008-05-23