### 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A. - 1.2 Part or Identifying Number (PIN). The complete PIN shall be as shown in the following example: 1.2.1 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number 1/ | Circuit function | Access time | |-------------|-------------------|------------------|-------------| | 01 | | 8K x 8 UV EPROM | 45 ns | | 02 | | 8K x 8 UV EPROM | 55 ns | | 03 | | 8K x 8 UV EPROM | 70 ns | | 04 | | 8K x 8 UV EPROM | 90 ns | | 05 | | 8K x 8 UV EPROM | 45 ns | | 06 | | 8K x 8 UV EPROM | 55 ns | | 07 | | 8K x 8 UV EPROM | 35 ns | | 08 | | 8K x 8 UV EPROM | 35 ns | | 09 | | 8K x 8 UV EPROM | 45 ns | | 10 | | 8K x 8 UV EPROM | 55 ns | | 11 | | 8K x 8 UV EPROM | 25 ns | | 12 | | 8K x 8 UV EPROM | 25 ns | 1.2.2 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835, and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | | |----------------|------------------------|------------------|------------------------------|----| | J | GDIP1-T24 OR CDIP2-T24 | 24 | Dual-in-line 2/ | | | K | GDFP2-F24 OR CDFP3-F24 | 24 | Flat pack <u>2</u> / | | | L | GDIP3-T24 OR CDIP4-T24 | 24 | Dual-in-line <u>2</u> / | | | 3 | CQCC1-N28 | 28 | Square leadless chip carrier | 2/ | - 1.2.3 Lead finish. The lead finish is as specified in MIL-PRF-38535, appendix A. - 1.3 Absolute maximum ratings. | Storage temperature | 65°C to +150°C | |------------------------------------------------------|-----------------------| | Voltages on any pin with respect to ground | 0.5 V dc to +7.0 V dc | | V <sub>PP</sub> with respect to ground | | | Maximum power dissipation (P <sub>D</sub> ) 3/ | 1 W | | Lead temperature (soldering, 10 seconds) | +300°C | | Thermal resistance, junction-to-case $(\Theta_{JC})$ | MIL-STD-1835 | | Junction temperature (T <sub>J</sub> ) 4/ | +150°C | 1.4 Recommended operating conditions. 1/ | Case operating temperature (T <sub>C</sub> ) | 55°C to +125°C | |----------------------------------------------|------------------------| | | +4.5 V dc to +5.5 V dc | - 1/ Generic numbers are listed on the Standardized Microcircuit Drawing Bulletin at the end of this document and will also be listed in MIL-HDBK-103. - 2/ Lid shall be transparent to permit ultraviolet light erasure. - 3/ Must withstand the added P<sub>D</sub> due to short circuit test, e.g., $I_{OS}$ . - 4/ Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 2 | ### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. ### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits, Manufacturing, General Specification for. ### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. #### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at http://assist.daps.dla.mil/quicksearch/ or http://assist.daps.dla.mil or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ### 3. REQUIREMENTS - 3.1 <u>Item requirements</u> The individual item requirements shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. Product built to this drawing that is produced by a Qualified Manufacturer Listing (QML) certified and qualified manufacturer or a manufacturer who has been granted transitional certification to MIL-PRF-38535 may be processed as QML product in accordance with the manufacturer's approved program plan and qualifying activity approval in accordance with MIL-PRF-38535. This QML flow as documented in the Quality Management (QM) plan may make modifications to the requirements herein. These modifications shall not affect the PIN as described herein. A "Q" or "QML" certification mark in accordance with MIL-PRF-38535 is required to identify when the QML flow option is used. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535, appendix A and herein. - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.2 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth table. The truth table shall be as specified on figure 2. - 3.2.3.1 <u>Unprogrammed or erased devices</u>. The truth table for unprogrammed devices for contracts involving no altered item drawing shall be as specified on figure 2. When required in groups A, B, or C inspection (see 4.3), the devices shall be programmed by the manufacturer prior to test in a checkerboard pattern or equivalent (a minimum of 50 percent of the total number of bits programmed) or to any altered item drawing pattern which includes at least 25 percent of the total numbers of bits programmed. - 3.2.3.2 <u>Programmed devices</u>. The truth table for programmed devices shall be as specified by an attached altered item drawing. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 3 | | Test | Symbol | Conditions | 3 | Group A | Device | Lim | its | | |--------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-----------|----------------|--------------|-------|--------------------------------------------------| | | | $-55^{\circ}\text{C} \le \text{T}_{\text{C}} \le +125^{\circ}\text{C}$ | | subgroups | types | į | 1 | _ Unit | | | | $ \left \begin{array}{c} V_{SS} = 0 \ V \ 4.5 \ V \leq V_{CC} \leq 5.5 \ V \\ \text{unless otherwise specified} \end{array} \right $ | | | | Min | Max | | | Input leakage current | ILI | V <sub>IN</sub> = 5.5 V and | GND | 1,2,3 | All | | ±10 | μA | | Output leakage current | I <sub>LO</sub> | V <sub>OUT</sub> = 5.5 V and | d GND | 1,2,3 | All | | ±10 | μA | | | | <u> </u> | | 1 | 01-10 | | 120 | <del> </del> | | Operating supply current (active) 1/ | I <sub>CC1</sub> | $\overline{\text{CS}} = \text{V}_{\text{IL}}, \text{V}_{\text{CC}} = 100 \text{ to D7} = 0 \text{ m/s}$ $ \text{f} = \text{max} $ | | 1,2,3 | 11-12 | <br> <br> | 140 | _ <br> mA<br> | | | | <u> </u> | | 1,2,3 | 01-07 | <u> </u><br> | 40 | + | | Standby current, TTL inputs | I <sub>CC2</sub> | $ $ CS = 2.0 V, $V_{CC}$ | $\overline{\text{CS}}$ = 2.0 V, $V_{\text{CC}}$ = 5.5 V | | 12 | <u> </u><br> | 50 | mA | | | | ļ <u>-</u> | | | 01-07 | <u> </u><br> | 40 | _ mA | | Standby current,<br>CMOS inputs | I <sub>CC3</sub> | V <sub>CC</sub> = 5.5 V, CS = V <sub>CC</sub> -0.3 V | | 1,2,3 | 12 | | 50 | | | Input low voltage | V <sub>IL</sub> | V <sub>CC</sub> = 4.5 V and | 5.5 V | 1,2,3 | All | | 0.8 | V | | Input high voltage | V <sub>IH</sub> | V <sub>CC</sub> = 4.5 V and | 5.5 V | 1,2,3 | All | 2.0 | | V | | Output voltage low | V <sub>OL</sub> | $V_{CC} = 4.5 \text{ V},$<br>$V_{IH} = 2.0 \text{ V},$ | I <sub>OL</sub> = 16 mA | 1,2,3 | 01-10 | | 0.45 | V | | | | V <sub>IL</sub> = 0.8 V | I <sub>OL</sub> = 6 mA | 11,12 | | | 0.4 | † | | Output voltage high | V <sub>OH</sub> | V <sub>CC</sub> = 4.5 V, | I <sub>OH</sub> = -4 mA | 1,2,3 | 01-10 | 2.4 | †<br> | V | | | | $\begin{vmatrix} V_{IH} = 2.0 \text{ V}, \\ V_{IL} = 0.8 \text{ V} \end{vmatrix}$ $\begin{vmatrix} I_{OH} = -2 \text{ mA} \end{vmatrix}$ | | 1,2,3 | 11,12 | 2.4<br> <br> | | V | | Output short circuit current 2/3/ | I <sub>os</sub> | V <sub>O</sub> = GND | | 1,2,3 | All | | -100 | mA | | Input capacitance 3/ | C <sub>IN</sub> | f = 1.0 MHz<br>T <sub>C</sub> = +25°C | V <sub>IN</sub> = 0 V | 4 | <br> <br> All | | 10 | <br> <br> nE | | Output capacitance 3/ | C <sub>OUT</sub> | See 4.3.1e<br> V <sub>CC</sub> = 5.5 V | $V_{OUT} = 0 V$ | † " | ^ | † | 12 | ⊥ pF<br> | See footnotes at end of table. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 4 | | | TABLE I. | Electrical performance characteris | stics - Continu | ed. | | | | |-----------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|---------------|-----|------------------------| | Test | Symbol | Conditions<br> -55°C ≤ T <sub>C</sub> ≤+125°C | Group A subgroups | Device<br>types | Limits | | <br> <br><u> </u> Unit | | | | $ \left \begin{array}{c} V_{SS} = 0 \ V \ 4.5 \ V \leq V_{CC} \leq 5.5 \ V \\ \text{unless otherwise specified} \end{array} \right $ | | | <br> Min<br> | Max | Max | | | | | 9,10,11 | 11,12 | | 25 | ns | | | j | | İ | 07,08 | | 35 | Ī | | Address to output | t <sub>ACC</sub> | V <sub>CC</sub> = 4.5 V | | 01,05 | | İ | ĺ | | delay | | See figures 3 and 4 | | 09 | | 45 | 1 | | | | | | 02,06 | | | | | | | | | 10 | | 55 | 1 | | | | | | 03 | | 70 | 1 | | | | _ | | 04 | | 90 | | | | | | 9,10,11 | 11 | | 15 | ⊥ ns | | | | | | 08 | | 20 | ļ | | | | | | 12 | | 25 | | | CS to output delay | t <sub>CS</sub> | | | 09 | | 30 | 1 | | | j | | İ | 01,02 | İ | İ | İ | | | j | | İ | 10 | İ | 35 | İ | | | j | | İ | 07 | | 40 | I | | | j | | İ | 05 | | 45 | Ī | | | j | | İ | 03,04, | İ | 55 | Ī | | | | <u> </u> | İ | 06 | <u> </u> | į . | <u> </u> | | | ĺ | | | 11 | | 15 | Ţ | | | | | | 08,12 | | 25 | 1 | | CS high to output | $ t_{DF} $ | | 9,10,11 | 09 | I | 30 | l ns | | float <u>3</u> / <u>4</u> / | 5 | | -, -, | 01,02 | İ | i | Ť | | | i | | | 07,10 | !<br> | 35 | İ | | | i | | | 05 | İ | 45 | Ť | | | į | | İ | 03,04, | İ | 55 | T | | | | <u> </u> | <u> </u> | 06 | | | | | Address to output hold <u>3</u> / | t <sub>OH</sub> | | 9,10,11 | All | 0 | | ns | - $\underline{1}/\ TTL$ inputs: $V_{IL} \leq 0.8\ V,\ V_{IH} \geq 2.0\ V.$ - $\underline{2}$ / Not more than one output should be shorted at a time, and short circuit test ( $I_{OS}$ ) should not exceed 30 seconds. - 3/ Tested initially and after any design or process changes which may affect that parameter, and therefore shall be guaranteed to the limits specified in table I. - 4/ Transition is measured at steady-state high level -500 mV or steady-state low level +500 mV on the output from the 1.5 V level on the input with the output load in figure 3, circuit B. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 5 | | Device types | All | | | |----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--| | Case outlines | J, K, L | 3 | | | Terminal number | Terminal<br>symbol | | | | 1 | $A_7$ | NC | | | 2 | $A_6$ | $A_7$ | | | 3 | $A_5$ | $A_6$ | | | 4 | $A_4$ | $A_5$ | | | 2<br>3<br>4<br>5<br>6<br>7<br>8 | A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> | $A_4$ | | | 6 | $A_2$ | $A_3$ | | | 7 | $A_1$ | $A_2$ | | | 8 | A <sub>0</sub> | A <sub>7</sub> A <sub>6</sub> A <sub>5</sub> A <sub>4</sub> A <sub>3</sub> A <sub>2</sub> A <sub>1</sub> | | | 9 | $O_0$ | A <sub>0</sub> | | | 10 | O <sub>1</sub> | NC | | | 11 | O <sub>2</sub> | $O_0$ | | | 12 | GND | O <sub>0</sub> O <sub>1</sub> O <sub>2</sub> | | | 13 | $O_3$ | $O_2$ | | | 14 | $O_4$ | GND | | | 11<br>12<br>13<br>14<br>15<br>16<br>17<br>18 | O <sub>1</sub> O <sub>2</sub> GND O <sub>3</sub> O <sub>4</sub> O <sub>5</sub> O <sub>6</sub> O <sub>7</sub> A <sub>12</sub> | NC | | | 16 | O <sub>6</sub> | $O_3$ | | | 17 | O <sub>7</sub> | O <sub>3</sub><br>O <sub>4</sub> | | | 18 | A <sub>12</sub> | $O_5$ | | | 19 | A <sub>11</sub> | O <sub>6</sub> | | | 20 | CS | $O_7$ | | | 21 | A <sub>10</sub> | NC | | | 22 | A <sub>9</sub> A <sub>8</sub> | A <sub>12</sub> | | | 23 | A <sub>8</sub> | A <sub>11</sub> | | | 24 | V <sub>CC</sub> | CS | | | 25 | | A <sub>10</sub> A <sub>9</sub> A <sub>8</sub> | | | 26 | | <b>A</b> <sub>9</sub> | | | 27 | | A <sub>8</sub> | | | 28 | | V <sub>CC</sub> | | FIGURE 1. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 6 | | Mode | V <sub>CC</sub> | CS / V <sub>PP</sub> | O <sub>0</sub> – O <sub>7</sub> | |--------------------|-----------------|----------------------|---------------------------------| | Read | 5 V ±10% | V <sub>IL</sub> | FF H | | Output disable | 5 V ±10% | VIH | High Z | | Program <u>1</u> / | V <sub>CC</sub> | V <sub>PP</sub> | Data in | | Verify <u>1</u> / | V <sub>CC</sub> | V <sub>IL</sub> | Programmed byte | <sup>&</sup>lt;u>1</u>/ See 4.5 herein. # Device types 01 - 04 | Туре | Mode | Outputs | A <sub>12</sub> | A <sub>11</sub> | CS | A <sub>10</sub> | A9 | A <sub>8</sub> | V <sub>CC</sub> | Power | |--------------|----------------------------|-----------------|------------------|-----------------|------------------|-----------------|------------------|------------------|------------------|------------------| | All | Read | DOUT | A <sub>12</sub> | A <sub>11</sub> | VIL | A <sub>10</sub> | A9 | A <sub>8</sub> | V <sub>CC</sub> | I <sub>CC1</sub> | | 05-07,<br>12 | Not<br>selected | High-Z | A <sub>12</sub> | A <sub>11</sub> | VIH | A <sub>10</sub> | A9 | A <sub>8</sub> | Vcc | ICC2,<br>ICC3 | | 08-11 | Not<br>selected | High-Z | A <sub>12</sub> | A <sub>11</sub> | VIH | A <sub>10</sub> | A9 | A <sub>8</sub> | V <sub>CC</sub> | ICC1 | | All | Program 1/ | D <sub>IN</sub> | V <sub>ILP</sub> | V <sub>PP</sub> | V <sub>ILP</sub> | Latch | V <sub>ILP</sub> | V <sub>IHP</sub> | V <sub>CC</sub> | I <sub>CC1</sub> | | All | Program inhibit <u>1</u> / | High-Z | V <sub>ILP</sub> | V <sub>PP</sub> | V <sub>ILP</sub> | Latch | V <sub>IHP</sub> | V <sub>IHP</sub> | V <sub>C</sub> C | I <sub>CC1</sub> | | All | Program verify <u>1</u> / | DOUT | VILP | Vpp | VILP | Latch | VIHP | VILP | V <sub>CC</sub> | ICC1 | | All | Blank<br>check <u>1</u> / | DOUT | VILP | Vpp | V <sub>ILP</sub> | Latch | VIHP | V <sub>ILP</sub> | V <sub>CC</sub> | ICC1 | <sup>&</sup>lt;u>1</u>/ See 4.5 herein. # Device types 05- 12 ## FIGURE 2. Truth tables. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |-------------------------------------------------------------|------------------|---------------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>B | SHEET 7 | | | Device types | | | | |-----------------|--------------|-------|--|--| | | 01 – 10 | 11,12 | | | | R <sub>1</sub> | 98 Ω | 250 Ω | | | | V <sub>TH</sub> | 2.01 V | 1.9 V | | | FIGURE 3. Output load circuits or equivalent circuit. FIGURE 4. AC read timing diagram. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 8 | - 3.5 <u>Marking</u>. Marking shall be in accordance with MIL-PRF-38535, appendix A. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. - 3.5.1 <u>Certification/compliance mark</u>. A compliance indicator "C" shall be marked on all non-JAN devices built in compliance to MIL-PRF-38535, appendix A. The compliance indicator "C" shall be replaced with a "Q" or "QML" certification mark in accordance with MIL-PRF-38535 to identify when the QML flow option is used. - 3.6 <u>Processing EPROMS</u>. All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery. - 3.6.1 <u>Erasure of EPROMS</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.4 herein. - 3.6.2 <u>Programmability of EPROMS</u>. When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.5 herein. - 3.6.3 <u>Verification of erasure of programmed EPROMS</u>. When specified, devices shall be verified as either programmed (see 4.5 herein) to specified program or erased (see 4.4 herein). As a minimum, verification shall consist of performing a funtional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot. - 3.7 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of MIL-PRF-38535, appendix A and the requirements herein. - 3.8 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.9 Notification of change. Notification of change to DSCC-VA shall be required for any change that affects this drawing. - 3.10 <u>Verification and review</u>. DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 4. VERIFICATION - 4.1 Sampling and inspection. Sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. Screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. The following additional criteria shall apply: - a. Burn-in test (method 1015 of MIL-STD-883). - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or procuring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - (2) $T_{\Delta} = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - c. A data retention stress shall be included as part of the screening procedure and shall consist of the following steps: Margin test method A. \* Steps 1 through 3 may be performed at wafer level. (1) At +25°C, program greater than 95 percent of the bit locations, including the slowest programming cell. The remaining bits shall provide a worse case speed pattern. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 9 | - (2) Bake, unbiased, for 72 hours at +140°C or for 48 hours at +150°C or for 8 hours at +200°C or 48 hours at 225°C (unassembled devices only). - (3) At +25°C, perform a margin test using $V_m$ = +5.8 V to loose timing (i.e., $t_{ACC}$ = 1 $\mu$ s). - (4) Perform dynamic burn-in in accordance with 4.2a. - (5) At +25°C, perform a margin test using V<sub>m</sub> = +5.8 V. - (6) Perform electrical test in accordance with 4.2b. - (7) Erase in accordance with 3.6.1. Devices may be submitted to quality conformance inspection. - (8) Verify erasure in accordance with 3.6.3. ### Margin test method B. - (1) Program at +25°C greater than 95 percent of the bit locations, including the slowest programming cell. The remaining cells shall provide a worst case speed pattern. - (2) Bake, unbiased, for 72 hours at +140°C or for 48 hours at +150°C or for 8 hours at +200°C or for 2 hours at +300°C for unassembled devices only. - (3) Perform margin test using $V_m = +5.55 \text{ V}$ and $V_m = +4.40 \text{ V}$ at $+25^{\circ}\text{C}$ using loose timing (i.e., $t_{ACC} = 1 \mu s$ ). - (4) Erase (see 3.6.1). - (4a) Steps 1 through 4 may be performed at the wafer level. The maximum storage temperature shall not exceed +200°C for packaged devices or +300°C for unassembled devices. - (5) Program at +25°C with a 50 percent pattern (checkerboard or equivalent). - (6) Perform margin test using $V_m = +5.75 \text{ V}$ and $V_m = +4.40 \text{ V}$ at $+25^{\circ}\text{C}$ with loose timing. - (7) Perform dynamic burn-in in accordance with 4.2a. - (8) Perform margin test using $V_m$ = +5.55 V and $V_m$ = +4.40 V at +25°C using loose timing. - (9) Perform electrical tests (see 4.2b). - (10) Erase (see 3.6.1), except devices submitted for groups A, B, C, and D testing. - (11) Verify erasure (see 3.6.3). - 4.3 <u>Quality conformance inspection</u>. Quality conformance inspection shall be in accordance with method 5005 of MIL-STD-883 including groups A, B, C, and D inspections. The following additional criteria shall apply. - 4.3.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. All devices selected for testing shall be programmed with a checkerboard pattern or equivalent. After completion of all testing, the devices shall be erased and verified except devices being submitted to groups B, C, and D testing. - d. As a minimum, subgroups 7 and 8 shall consist of verifying the EPROM pattern specified. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 10 | - e. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for the initial test and after process or design changes which may affect capacitance. - 4.3.2 Groups C and D inspections. - a. End-point electrical parameters shall be as specified in table II herein. - b. Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or procuring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - All devices submitted for testing shall be programmed with a checkerboard pattern or equivalent. After completion of all testing, the devices shall be erased and verified. - 4.4 <u>Erasing procedure</u>. The recommended erasure procedure for the device is exposure to shortwave ultraviolet light which has a wavelength of 2537 angstroms (Å). The integrated dose (i.e., UV intensity x exposure time) for erasure should be a minimum of 25 Ws/cm<sup>2</sup>. The erasure time with this dosage is approximately 35 minutes using a ultraviolet lamp with a 12,000 $\mu$ W/cm<sup>2</sup> power rating. The device should be placed within one inch of the lamp tubes during erasure. The maximum intergrated dose the device can be exposed to without damage is 7258 Ws/cm<sup>2</sup> (1 week at 12,000 $\mu$ W/cm<sup>2</sup>). Exposure of EPROMS to high intensity UV light for long periods may cause permanent damage. - 4.5 <u>Progamming procedure</u>. The progamming procedures shall be as specified by the device manufacturer and shall be made available upon request. TABLE II. Electrical test requirements. \* | MIL-STD-883 test requirements | Subgroups (per method 5005, table I) | |--------------------------------------------------------------|--------------------------------------------| | Interim electrical parameters (method 5004) | | | Final electrical test parameters (method 5004) | 1*, 2, 3, 7*, 8A, 8B, 9, 10, 11 | | Group A test requirements (method 5005) | 1, 2, 3, 4**, 7***, (8A, 8B)***, 9, 10, 11 | | Groups C and D end-point electrical parameters (method 5005) | 2, 3, 7, 8A, 8B | <sup>\*</sup> Indicates PDA applies to subgroup 1 and 7. ### 5. PACKAGING 5.1 Packaging requirements. The requirements for packaging shall be in accordance with MIL-PRF-38535, appendix A. ### 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-87515 | |----------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | B | 11 | <sup>\*\*</sup> See 4.3.1e. <sup>\*\*\*</sup> See 4.3.1d. 6.3 Configuration control of SMD's. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. 6.4 Record of users. Military and industrial users shall inform Defense Supply Center Columbus (DSCC) when a system application requires configuration control and the applicable SMD. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0544. 6.5 Comments. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547. 6.6 Approved sources of supply. Approved sources of supply are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. SIZE **STANDARD** Α **REVISION LEVEL** 5962-87515 12 SHEET MICROCIRCUIT DRAWING **DEFENSE SUPPLY CENTER COLUMBUS** **COLUMBUS, OHIO 43218-3990** ### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 06-06-06 Approved sources of supply for SMD 5962-87515 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DSCC maintains an online database of all current sources of supply at http://www.dscc.dla.mil/Programs/Smcr/. | Standard microcircuit 1/ | Vendor | Vendor | |--------------------------|----------------|------------------------| | drawing PIN | CAGE<br>number | similar PIN <u>2</u> / | | 5962-8751501JA | 0C7V7 | WS57C49C-45DMB | | | 0C7V7 | QP7C264-45WMB | | | <u>3</u> / | AT27HC641R-45DM/883 | | 5962-8751501LA | 0C7V7 | WS57C49C-45TMB | | | 0C7V7 | QP7C263-45WMB | | | <u>3</u> / | AT27HC642R-45DM/883 | | 5962-87515013A | 0C7V7 | WS57C49C-45CMB | | | 0C7V7 | QP7C263-45QMB | | | <u>3</u> / | AT27HC641R-45LM/883 | | 5962-87515013C | 0C7V7 | WS57C49C-45CMB | | | 0C7V7 | QP7C263-45QMB | | 5962-8751501KA | 0C7V7 | WS57C49C-45FMB | | | 0C7V7 | QP7C263-45TMB | | | <u>3</u> / | AT27HC641R-45FM/883 | | 5962-8751502JA | 0C7V7 | WS57C49C-55DMB | | | 0C7V7 | QP7C264-55WMB | | | <u>3</u> / | AT27HC641R-55DM/883 | | 5962-8751502LA | 0C7V7 | WS57C49C-55TMB | | | 0C7V7 | QP7C263-55WMB | | | <u>3</u> / | AT27HC642R-55DM/883 | | 5962-87515023A | 0C7V7 | WS57C49C-55CMB | | | 0C7V7 | QP7C263-55QMB | | | <u>3</u> / | AT27HC642R-55LM/883 | | 5962-87515023C | 0C7V7 | WS57C49C-55CMB | | | 0C7V7 | QP7C263-55QMB | | 5962-8751502KA | 0C7V7 | WS57C49C-55FMB | | | 0C7V7 | QP7C263-55TMB | | | <u>3</u> / | AT27HC642R-55FM/883 | | 5962-8751503JA | 0C7V7 | WS57C49C-70DMB | | | 0C7V7 | QP7C264-70WMB | | | <u>3</u> / | AT27HC641R-70DM/883 | | 5962-8751503LA | 0C7V7 | WS57C49C-70TMB | | | 0C7V7 | QP7C263-70WMB | | | <u>3</u> / | AT27HC642R-70DM/883 | | 5962-87515033A | 0C7V7 | WS57C49C-70CMB | | | 0C7V7 | QP7C263-70QMB | | | <u>3</u> / | AT27HC641R-70LM/883 | | 5962-87515033C | 0C7V7 | WS57C49C-70CMB | | | 0C7V7 | QP7C263-70QMB | | 5962-8751503KA | 0C7V7 | WS57C49C-70FMB | | | 0C7V7 | QP7C263-70TMB | | | <u>3</u> / | AT27HC641R-70FM/883 | See notes at end of table. ## STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued. | Standard microcircuit <u>1</u> /<br>drawing PIN | Vendor<br>CAGE | Vendor<br>similar PIN 2/ | |-------------------------------------------------|----------------|--------------------------| | araving i iiv | number | | | 5962-8751504JA | 0C7V7 | WS57C49C-90DMB | | | 0C7V7 | QP7C264-90WMB | | | <u>3</u> / | AT27HC641R-90DM/883 | | 5962-8751504LA | 0C7V7 | WS57C49C-90TMB | | | 0C7V7 | QP7C263-90WMB | | | <u>3</u> / | AT27HC642R-90DM/883 | | 5962-87515043A | 0C7V7 | WS57C49C-90CMB | | | 0C7V7 | QP7C263-90QMB | | | <u>3</u> / | AT27HC641R-90LM/883 | | 5962-87515043C | 0C7V7 | WS57C49C-90CMB | | | 0C7V7 | QP7C263-90QMB | | 5962-8751504KA | 0C7V7 | WS57C49C-90FMB | | | 0C7V7 | QP7C263-90TMB | | | <u>3</u> / | AT27HC641R-90FM/883 | | 5962-8751505JA | 0C7V7 | WS57C49C-45DMB | | 5962-8751505LA | 0C7V7 | WS57C49C-45TMB | | | 0C7V7 | QP7C261-45WMB | | | 65786 | CY7C261-45WMB | | 5962-87515053A | 0C7V7 | WS57C49C-45CMB | | | 0C7V7 | QP7C261-45QMB | | | <u>3</u> / | CY7C261-45QMB | | 5962-87515053C | 0C7V7 | WS57C49C-45CMB | | 5962-8751505KA | 0C7V7 | WS57C49C-45FMB | | | 0C7V7 | QP7C261-45TMB | | | <u>3</u> / | CY7C261-45TMB | | 5962-8751506JA | 0C7V7 | WS57C49C-55DMB | | 5962-8751506LA | 0C7V7 | WS57C49C-55TMB | | | 0C7V7 | QP7C261-55WMB | | | 65786 | CY7C261-55WMB | | 5962-87515063A | 0C7V7 | WS57C49C-55CMB | | | 0C7V7 | QP7C261-55QMB | | | <u>3</u> / | CY7C261-55QMB | | 5962-87515063C | 0C7V7 | WS57C49C-55CMB | | 5962-8751506KA | 0C7V7 | WS57C49C-55FMB | | | 0C7V7 | QP7C261-55TMB | | | <u>3</u> / | CY7C261-55TMB | | 5962-8751507JA | 0C7V7 | WS57C49C-35DMB | | 5962-8751507LA | 0C7V7 | WS57C49C-35TMB | | | 0C7V7 | QP7C261-35WMB | | | <u>3</u> / | CY7C261-35WMB | | 5962-87515073A | 0C7V7 | WS57C49C-35CMB | | | 0C7V7 | QP7C261-35QMB | | | 65786 | CY7C261-35QMB | See notes at end of table. ## STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued. | Standard microcircuit 1/ | Vendor | Vendor | |--------------------------|------------|------------------------| | drawing PIN | CAGE | similar PIN <u>2</u> / | | | number | | | 5962-87515073C | 0C7V7 | WS57C49C-35CMB | | 5962-8751507KA | 0C7V7 | WS57C49C-35FMB | | | 0C7V7 | QP7C261-35TMB | | | <u>3</u> / | CY7C261-35TMB | | 5962-87515083A | 0C7V7 | WS57C49C-35CMB | | | 0C7V7 | QP7C263-35QMB | | | <u>3</u> / | CY7C263-35QMB | | 5962-87515083C | 0C7V7 | WS57C49C-35CMB | | 5962-8751508JA | 0C7V7 | WS57C49C-35DMB | | | 0C7V | QP7C264-35WMB | | | <u>3</u> / | CY7C264-35WMB | | 5962-8751508KA | 0C7V7 | WS57C49C-35FMB | | | 0C7V7 | QP7C263-35TMB | | | <u>3</u> / | CY7C263-35TMB | | 5962-8751508LA | 0C7V7 | WS57C49C-35TMB | | | 0C7V7 | QP7C263-35WMB | | | <u>3</u> / | CY7C263-35WMB | | 5962-87515093A | 0C7V7 | WS57C49C-45CMB | | | 0C7V7 | QP7C263-45QMB | | | <u>3</u> / | CY7C263-45QMB | | 5962-87515093C | 0C7V7 | WS57C49C-45CMB | | 5962-8751509JA | 0C7V7 | WS57C49C-45DMB | | | 0C7V | QP7C264-45WMB | | | <u>3</u> / | CY7C264-45WMB | | 5962-8751509KA | 0C7V7 | WS57C49C-45FMB | | | 0C7V7 | QP7C263-45TMB | | | <u>3</u> / | CY7C263-45TMB | | 5962-8751509LA | 0C7V7 | WS57C49C-45TMB | | | 0C7V7 | QP7C263-45WMB | | | <u>3</u> / | CY7C263-45WMB | | 5962-87515103A | 0C7V7 | WS57C49C-55CMB | | | 0C7V7 | QP7C263-55QMB | | | <u>3</u> / | CY7C263-55QMB | | 5962-87515103C | 0C7V7 | WS57C49C-55CMB | | 5962-8751510JA | 0C7V7 | WS57C49C-55DMB | | | 0C7V | QP7C264-55WMB | | | 3/ | CY7C264-55WMB | | 5962-8751510KA | 0C7V7 | WS57C49C-55FMB | | | 0C7V7 | QP7C263-55TMB | | | <u>3</u> / | CY7C263-55TMB | | 5962-8751510LA | 0C7V7 | WS57C49C-55TMB | | | 0C7V7 | QP7C263-55WMB | | notes at end of table | <u>3</u> / | CY7C263-55WMB | See notes at end of table. ## STANDARD MICROCIRCUIT DRAWING BULLETIN - Continued. | Standard microcircuit <u>1</u> /<br>drawing PIN | Vendor<br>CAGE<br>number | Vendor<br>similar PIN <u>2</u> / | |-------------------------------------------------|--------------------------|----------------------------------| | 5962-87515113A | 0C7V7 | QP7C263-25QMB | | | <u>3</u> / | CY7C263-25QMB | | 5962-8751511JA | 0C7V7 | QP7C264-25WMB | | | <u>3</u> / | CY7C264-25WMB | | 5962-8751511KA | 0C7V7 | QP7C263-25TMB | | | <u>3</u> / | CY7C263-25TMB | | 5962-8751511LA | 0C7V7 | QP7C263-25WMB | | | <u>3</u> / | CY7C263-25WMB | | 5962-87515123A | 0C7V7 | QP7C261-25QMB | | | <u>3</u> / | CY7C261-25QMB | | 5962-8751512KA | 0C7V7 | QP7C261-25TMB | | | <u>3</u> / | CY7C261-25TMB | | 5962-8751512LA | 0C7V7 | QP7C261-25WMB | | | <u>3</u> / | CY7C261-25WMB | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the Vendor to determine its availability. - <u>2</u>/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - $\underline{3}$ / No longer available from an approved source. | Vendor CAGE<br>number | Vendor name <u>and address</u> | |-----------------------|--------------------------------------------------------------------------| | 65786 | Cypress Semiconductor<br>3901 N. First Street<br>San Jose, CA 95134-1506 | | 0C7V7 | QP Semiconductor<br>2945 Oakmead Village Court<br>Santa Clara, CA 95051 | The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.