# Ordering Information<sup>(1)</sup> | Part Number | Package Type | Operating Range | Package Marking | Lead Finish | |-----------------------------|--------------|-----------------|--------------------------------------|----------------| | SY54011RMG | MLF-16 | Industrial | 011R with Pb-Free bar-line indicator | NiPdAu Pb-Free | | SY54011RMGTR <sup>(2)</sup> | MLF-16 | Industrial | 011R with Pb-Free bar-line indicator | NiPdAu Pb-Free | #### Notes: - 1. Contact factory for die availability. Dice are guaranteed at TA = 25°C, DC Electricals only. - 2. Tape and Reel. ## **Pin Configuration** # **Pin Description** | Pin<br>Number | Pin Name | Pin Function | |---------------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 4 | IN, /IN | Differential Input: This input pair is the differential signal input to the device. Input accepts differential signals as small as 100mV (200mV <sub>PP</sub> ). Each input pin internally terminates with $50\Omega$ to the VT pin. | | 2 | VT | Input Termination Center-Tap: Each side of the differential input pair terminates to VT pin. This pin provides a center-tap to a termination network for maximum interface flexibility. See "Interface Applications" section. | | 3 | VREF-AC | Reference Voltage: This output biases to V <sub>CC</sub> –1.15V. It is used for AC-coupling inputs IN and /IN. Connect VREF-AC directly to the VT pin. Bypass with 0.1µF low ESR capacitor to VCC. Maximum sink/source current is ±0.5mA. See "Input Interface Applications" section. | | 5, 16 | VCC | Positive Power Supply: Bypass with $0.1 uF//0.01 uF$ low ESR capacitors as close to the $V_{CC}$ pins as possible. Supplies input and core circuitry. | | 8,13 | VCCO | Output Supply: Bypass with 0.1uF//0.01uF low ESR capacitors as close to the V <sub>CCO</sub> pins as possible. Supplies the output buffers. | | 6, 7, 14, 15 | GND, | Ground: Exposed pad must be connected to a ground plane that is the same potential as the | | | Exposed pad | ground pins. | | 10, 9 | /Q1, Q1 | CML Differential Output Pairs: Differential buffered copies of the input signal. The output swing is | | 11, 12 | /Q0, Q0 | typically 390mV. See "Interface Applications" section for termination information. | # **Absolute Maximum Ratings**(3) | Supply Voltage (V <sub>CC</sub> ) | 0.5V to +3.0V | |--------------------------------------------------------------|------------------------| | Supply Voltage (V <sub>CCO</sub> ) | 0.5V to +2.7V | | V <sub>CC</sub> - V <sub>CCO</sub> | | | V <sub>CCO</sub> - V <sub>CC</sub> | <0.5V | | Input Voltage (V <sub>IN</sub> ) | $-0.5V$ to $V_{CC}$ | | CML Output Voltage (V <sub>OUT</sub> )0 | .6V to $V_{CCO}$ +0.5V | | Current (V <sub>T</sub> ) | | | Source or sink current on V <sub>T</sub> pin | ±100mA | | Input Current | | | Source or sink current on (IN, /IN) | ±50mA | | Current (V <sub>REF-AC</sub> ) | | | Source or sink current on V <sub>REF-AC</sub> <sup>(6)</sup> | ±0.5mA | | Maximum operating Junction Temperate | ure125°C | | Lead Temperature (soldering, 20sec.) | 260°C | | Storage Temperature (T <sub>s</sub> ) | -65°C to +150°C | | | | # Operating Ratings<sup>(4)</sup> | Supply Voltage (Vcc) | 2.375V to 2.625V | |-------------------------------------------|------------------| | (Vcco) | 1.14V to 1.9V | | Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°C | | Package Thermal Resistance <sup>(5)</sup> | | | MLF® | | | Still-air (θ <sub>JA</sub> ) | 75°C/W | | Junction-to-board (Ψ <sub>JB</sub> ) | 33°C/W | | Junction-to-poard $(\Psi_{JB})$ | 33°C/۷۷ | ### DC Electrical Characteristics<sup>(7)</sup> $T_A = -40$ °C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|-----------------------------------------------|----------------------------------------------|----------------------|-----------------------|----------------------|-------| | | | V <sub>CC</sub> | 2.375 | 2.5 | 2.625 | V | | $V_{CC}$ | Power Supply Voltage Range | V <sub>cco</sub> | 1.14 | 1.2 | 1.26 | V | | | | V <sub>CCO</sub> | 1.7 | 1.8 | 1.9 | V | | I <sub>CC</sub> | Power Supply Current | Max. V <sub>CC</sub> | | 15 | 22 | mA | | Icco | Power Supply Current | No Load. V <sub>CCO</sub> | | 32 | 42 | mA | | R <sub>IN</sub> | Input Resistance<br>(IN-to-VT, /IN-to-VT) | | 45 | 50 | 55 | Ω | | R <sub>DIFF_IN</sub> | Differential Input Resistance (IN-to-/IN) | | 90 | 100 | 110 | Ω | | V <sub>IH</sub> | Input HIGH Voltage (IN, /IN) | IN, /IN | 1.2 | | Vcc | V | | $V_{\text{IL}}$ | Input LOW Voltage (IN, /IN) | V <sub>IL</sub> with V <sub>IH</sub> of 1.2V | 0.2 | | V <sub>IH</sub> -0.1 | V | | V <sub>IH</sub> | Input HIGH Voltage (IN, /IN) | IN, /IN | 1.14 | | Vcc | V | | $V_{IL}$ | Input LOW Voltage (IN, /IN) | $V_{IL}$ with $V_{IH}$ of 1.14V, (1.2V-5%) | 0.66 | | V <sub>IH</sub> -0.1 | V | | $V_{\text{IN}}$ | Input Voltage Swing (IN, /IN) | see Figure 4 | 0.1 | | 1.0 | ٧ | | $V_{DIFF\_IN}$ | Differential Input Voltage Swing ( IN - /IN ) | see Figure 5 | 0.2 | | 2.0 | ٧ | | V <sub>REF-AC</sub> | Output Reference Voltage | | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.15 | V <sub>CC</sub> -1.0 | V | | V <sub>T_IN</sub> | Voltage from Input to VT | | | | 1.28 | V | #### Notes: - 3. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. - 4. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 5. Package thermal resistance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. $\theta_{JB}$ and $\Psi_{JA}$ values are determined for a 4-layer board in still-air number, unless otherwise stated. - 6. Due to the limited drive capability, use for input of the same package only. - 7. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. May 14, 2014 3 051414-2.0 # CML Outputs DC Electrical Characteristics<sup>(7)</sup> $V_{CCO} = 1.14V$ to 1.26V $R_L = 50\Omega$ to $V_{CCO}$ $V_{CCO}$ = 1.7V to 1.9V, $R_L$ = 50 $\Omega$ to $V_{CCO}$ or 100 $\Omega$ across the outputs, $V_{CC}$ = 2.375V to 2.625V. $T_A$ = -40°C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|-----------------------------------|-------------------------------|-------------------------|-------------------------|------|-------| | V <sub>OH</sub> | Output HIGH Voltage | $R_L = 50\Omega$ to $V_{CCO}$ | V <sub>CCO</sub> -0.020 | V <sub>CCO</sub> -0.010 | Vcco | V | | V <sub>OUT</sub> | Output Voltage Swing | See Figure 4 | 300 | 390 | 475 | mV | | V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | See Figure 5 | 600 | 780 | 950 | mV | | R <sub>OUT</sub> | Output Source Impedance | | 45 | 50 | 55 | Ω | ### **AC Electrical Characteristics** $V_{CCO} = 1.14V$ to 1.26V $R_L = 50\Omega$ to $V_{CCO}$ $V_{CCO}$ = 1.7V to 1.9V, $R_L$ = 50 $\Omega$ to $V_{CCO}$ or 100 $\Omega$ across the outputs, $V_{CC} = 2.375V$ to 2.625V. $T_A = -40$ °C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------------------|-------------------------------------|----------------------------------------------------|-----|-----|-----|-------------------| | $f_{MAX}$ | Maximum Fraguency | NRZ Data | 3.2 | | | Gbps | | | Maximum Frequency | V <sub>OUT</sub> > 200mV Clock | 3.2 | | | GHz | | t <sub>PD</sub> | Propagation Delay IN-to-Q | Figure 1 | 150 | 205 | 300 | ps | | t <sub>Skew</sub> | Within Device Skew | Note 8 | | 3 | 15 | ps | | | Part-to-Part Skew | Note 9 | | | 75 | ps | | t <sub>Jitter</sub> | Additive Phase Jitter | Carrier = 622MHz. Integration Range: 12kHz – 20MHz | | 50 | | fs <sub>RMS</sub> | | t <sub>R</sub> t <sub>F</sub> | Output Rise/Fall Times (20% to 80%) | At full output swing. | 30 | 60 | 95 | ps | | | Duty Cycle | Differential I/O | 47 | | 53 | % | #### Notes: <sup>8.</sup> Within device skew is measured between two different outputs under identical input transitions. <sup>9.</sup> Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and no skew at the edges at the respective inputs. ### **Interface Applications** For Input Interface Applications see Figures 6-11 and for CML Output Termination see Figures 12-15. #### **CML Output Termination with VCCO 1.2V** For VCCO of 1.2V, Figure 12, terminate the output with $50\Omega$ -to-1.2V, DC-coupled, not $100\Omega$ differentially across the outputs. If AC-coupling is used, Figure 15, terminate into $50\Omega$ -to-1.2V before the coupling capacitor and then connect to a high value resistor to a reference voltage. Do not AC couple with internally terminated receiver. For example, $50\Omega$ ANY-IN input. AC-coupling will offset the output voltage by 200mV and this offset voltage will be too low for proper driver operation. Any unused output pair needs to be terminated when VCCO is 1.2V, do not leave floating. ### **CML Output Termination with VCCO 1.8V** For VCCO of 1.8V, Figure 12 and Figure 13, terminate with either $50\Omega$ -to-VCCO or $100\Omega$ differentially across the outputs. AC- or DC-coupling is fine. #### **Input AC Coupling** The SY54011R input can accept AC coupling from any driver. Tie VT to VREF-AC and bypass with a 0.1µF capacitor as shown in Figures 8 and 9. ### **Timing Diagrams** Figure 1. Propagation Delay ### **Typical Characteristics** $V_{CC}$ = 2.5V, $V_{CCO}$ = 1.2V, GND = 0V, $V_{IN}$ = 100mV; $R_L$ = 50 $\Omega$ to 1.2V; $T_A$ = 25°C, unless otherwise stated. ### **Functional Characteristics** $V_{CC} = 2.5V$ , $V_{CCO} = 1.2V$ , GND = 0V, $V_{IN} = 100$ mV; $R_L = 50\Omega$ to 1.2V, Data Pattern: $2^{23}$ -1; $T_A = 25$ °C, unless otherwise stated. 3.2Gbps Data TIME (300ps/div.) 1.0GHz Clock 3.2GHz Clock **OUTPUT SWING** (100mV/div.) TIME (50ps/div.) May 14, 2014 ### **Additive Phase Noise Plot** $V_{CC}$ = +2.5V, GND = 0, $T_A$ = 25°C ## **Input and Output Stage** Figure 2. Simplified Differential Input Buffer Figure 3. Simplified CML Output Buffer ## **Single-Ended and Differential Swings** Figure 4. Single-Ended Swing Figure 5. Differential Swing ## **Input Interface Applications** Figure 6. CML Interface (DC-Coupled, 1.8V, 2.5V) Figure 7. CML Interface (DC-Coupled, 1.2V) Figure 8. CML Interface (AC-Coupled) Figure 9. LVPECL Interface (AC-Coupled) Figure 10. LVPECL Interface (DC-Coupled) Figure 11. LVDS Interface ## **CML Output Termination** Figure 12. 1.2V or 1.8V CML DC-Coupled Termination Figure 13. 1.8V CML DC-Coupled Termination Figure 14. CML AC-Coupled Termination (V<sub>CCO</sub> 1.8V only) Figure 15. CML AC-Coupled Termination ( $V_{\text{CCO}}$ 1.2V only) ### **Package Information** 16-Pin MLF® (3mm x3mm) (MLF-16) ### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2008 Micrel, Incorporated. May 14, 2014 11 051414-2.0