# **Table of Contents** | 1 | Introd | luction | | 3 | 17 | 7.2 | Flash m | emory Array Integrity and Margin Read | |----|--------|-------------|--------------------------------------------|---------|------|-------|------------|-------------------------------------------------------| | | 1.1 | Block di | agram | 3 | | | specific | ations55 | | 2 | Packa | ige pinout | s and signal descriptions | 5 | 17 | 7.3 | Flash m | emory module life specifications55 | | 3 | Abso | lute maxii | num ratings | 6 | 17 | 7.4 | Data ret | ention vs program/erase cycles56 | | 4 | Electr | omagneti | c Compatibility (EMC) | 7 | 17 | 7.5 | Flash m | emory AC timing specifications57 | | 5 | Electr | ostatic di | scharge (ESD) | 7 | 17 | 7.6 | Flash re | ad wait state and address pipeline control settings58 | | 6 | Opera | nting cond | litions | 8 | 18 A | .C sp | ecificati | ons | | 7 | DC e | ectrical s | pecifications | 11 | 18 | 8.1 | Debug a | and calibration interface timing58 | | 8 | I/O pa | ad specifi | cation | 12 | | | 18.1.1 | JTAG interface timing | | | 8.1 | Input pa | d specifications | 12 | | | 18.1.2 | Nexus interface timing61 | | | 8.2 | Output p | ad specifications | 15 | | | 18.1.3 | Aurora LVDS interface timing | | | 8.3 | I/O pad | current specifications | 17 | 18 | 8.2 | DSPI tin | ming with CMOS and LVDS65 | | 9 | Reset | pad (POI | RST, RESET) electrical characteristics | 18 | | | 18.2.1 | DSPI master mode full duplex timing with CMOS | | 10 | Oscil | lator and l | FMPLL | 22 | | | | and LVDS pads66 | | 11 | ADC | modules. | | 26 | | | 18.2.2 | DSPI CMOS slave mode | | | 11.1 | ADC in | out description | 26 | 18 | 8.3 | FEC tin | ning80 | | | 11.2 | SAR AL | OC | 26 | | | 18.3.1 | MII-lite receive signal timing (RXD[3:0], | | | 11.3 | S/D AD | C | 29 | | | | RX_DV, RX_ER, and RX_CLK)80 | | 12 | Temp | erature se | ensor | 39 | | | 18.3.2 | MII-lite transmit signal timing (TXD[3:0], | | 13 | LVD | S fast asyı | nchronous serial transmission (LFAST) pad | | | | | TX_EN, TX_ER, TX_CLK)81 | | | electr | ical chara | cteristics | 40 | | | 18.3.3 | MII-lite async inputs signal timing (CRS and | | | 13.1 | LFAST | interface timing diagrams | 40 | | | | COL) | | | 13.2 | LFAST | and MSC /DSPI LVDS interface electrical | | | | 18.3.4 | MII-lite serial management channel timing | | | | characte | ristics | 42 | | | | (MDIO and MDC)82 | | 14 | LFAS | ST PLL el | ectrical characteristics | 45 | | | 18.3.5 | RMII serial management channel timing (MDIO | | 15 | Auro | a LVDS | electrical characteristics | 46 | | | | and MDC)83 | | 16 | Powe | r manage | ment PMC POR LVD sequencing | 47 | | | 18.3.6 | RMII receive signal timing (RXD[1:0], CRS_DV)84 | | | 16.1 | Power n | nanagement electrical characteristics | 47 | | | 18.3.7 | RMII transmit signal timing (TXD[1:0], TX_EN). 85 | | | | 16.1.1 | Recommended power transistors | 47 | 18 | 8.4 | UART 1 | imings86 | | | | 16.1.2 | Power management integration | 48 | 18 | 8.5 | eMIOS | timing86 | | | | 16.1.3 | Regulator example for the NJD2873 transist | or 50 | 19 O | btaiı | ning pacl | kage dimensions | | | | 16.1.4 | Regulator example for the 2SCR574d transis | stor 51 | 20 T | hern | nal chara | cteristics | | | | 16.1.5 | Device voltage monitoring | 51 | 20 | 0.1 | General | notes for specifications at maximum junction | | | | 16.1.6 | Power up/down sequencing | 53 | | | tempera | ture | | 17 | Flash | memory | specifications | 54 | 21 O | rder | ing infor | mation90 | | | 17.1 | Flash me | emory program and erase specifications | 54 | 22 R | evisi | ion histor | ry | ### 1 Introduction The MPC5746R family of 32-bit microcontrollers is the latest achievement in integrated automotive application controllers. It belongs to an expanding range of automotive-focused products designed for flexibility to support a variety of applications. The advanced and cost-efficient host processor core of the MPC5746R automotive controller family complies with the Power Architecture embedded category. It operates at speeds as high as 200 MHz and offers high-performance processing optimized for low power consumption. It capitalizes on the available development infrastructure of current Power Architecture devices and is supported with software drivers, operating systems, and configuration code to assist with users' implementations. This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications. #### **Note** Within this document, $V_{DD\_HV\_IO}$ refers to supply pins $V_{DD\_HV\_IO\_MAIN}$ , $V_{DD\ HV\ IO\ JTAG}$ , $V_{DD\ HV\ IO\ FEC}$ , and $V_{DD\ HV\ IO\ MSC}$ # 1.1 Block diagram Figure 1. Core block diagram Figure 2. Peripherals allocation # 2 Package pinouts and signal descriptions For package pinouts and signal descriptions, refer to the Reference Manual. SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 # 3 Absolute maximum ratings Functional operating conditions are given in the DC electrical specifications. Absolute maximum voltages are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond listed maxima may affect device reliability or cause permanent damage to the device. Table 1. Absolute maximum ratings | Complete | Dovometer | Conditions <sup>1</sup> | V | 11 | | |----------------------------------------------|-----------------------------------------------------------|---------------------------------------------------|------|-------|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | Cycle | Lifetime power cycles | _ | | 1000k | _ | | $V_{DD\_LV}$ | 1.2 V core supply voltage <sup>2, 3, 4</sup> | _ | -0.3 | 1.5 | V | | $V_{DD\_LV\_BD}$ | Emulation module voltage <sup>2, 3, 4</sup> | _ | -0.3 | 1.5 | V | | V <sub>DD_HV_IO_MAIN</sub> | I/O supply voltage <sup>5</sup> | _ | -0.3 | 6.0 | V | | V <sub>DD_HV_IO_JTAG</sub> | Crystal oscillator and JTAG supply | Reference to V <sub>SS</sub> | -0.3 | 6.0 | V | | $V_{DD\_HV\_IO\_FEC}$ | FEC supply voltage | Not using Ethernet Reference to V <sub>SS</sub> | -0.3 | 6.0 | V | | V <sub>DD_HV_IO_MSC</sub> | MSC supply voltage | Reference to V <sub>SS</sub> | -0.3 | 6.0 | V | | $V_{DD\_HV\_PMC}$ | Power Management Controller supply voltage <sup>6</sup> | _ | -0.3 | 6.0 | ٧ | | $V_{DD\_HV\_FLA}$ | Decoupling pin for flash regulator <sup>6</sup> | _ | -0.3 | _ | V | | V <sub>DDSTBY</sub> | RAM standby supply voltage <sup>6</sup> | _ | -0.3 | 6.0 | V | | V <sub>SS_HV_ADV_SD</sub> | S/D ADC ground voltage | Reference to V <sub>SS</sub> | -0.3 | 0.3 | V | | V <sub>SS_HV_ADV_SAR</sub> | SAR ADC ground voltage | Reference to V <sub>SS</sub> | -0.3 | 0.3 | ٧ | | V <sub>DD_HV_ADV_SAR</sub> | SAR ADC supply voltage | Reference to V <sub>SS_HV_ADV_SAR</sub> | -0.3 | 6.0 | ٧ | | $V_{DD\_HV\_ADV\_SD}$ | S/D ADC supply voltage | Reference to V <sub>SS_HV_ADV_SD</sub> | -0.3 | 6.0 | V | | V <sub>SS_HV_ADR_SD</sub> | S/D ADC ground reference | Reference to V <sub>SS</sub> | -0.3 | 0.3 | V | | V <sub>SS_HV_ADR_SAR</sub> | SAR ADC ground reference | Reference to V <sub>SS</sub> | -0.3 | 0.3 | V | | V <sub>DD_HV_ADR_SAR</sub> | SAR ADC alternate reference | Reference to V <sub>SS_HV_ADR_SAR</sub> | -0.3 | 6.0 | V | | V <sub>DD_HV_ADR_SD</sub> | S/D ADC alternate reference | Reference to V <sub>SS_HV_ADR_SD</sub> | -0.3 | 6.0 | V | | V <sub>DD_LV_BD</sub> - V <sub>DD_LV</sub> | Emulation module supply differential to 1.2 V core supply | _ | -0.3 | 1.5 | ٧ | | V <sub>SS</sub> – V <sub>SS_HV_ADR_SAR</sub> | V <sub>SS_HV_ADR_SAR</sub> differential voltage | _ | -0.3 | 0.3 | V | | V <sub>SS</sub> – V <sub>SS_HV_ADR_SD</sub> | V <sub>SS_HV_ADR_SD</sub> differential voltage | _ | -0.3 | 0.3 | V | | V <sub>SS</sub> – V <sub>SS_HV_ADV_SAR</sub> | V <sub>SS_HV_ADV_SAR</sub> differential voltage | _ | -0.3 | 0.3 | ٧ | | V <sub>SS</sub> – V <sub>SS_HV_ADV_SD</sub> | V <sub>SS_HV_ADV_SD</sub> differential voltage | _ | -0.3 | 0.3 | V | | V <sub>IN</sub> | I/O input voltage range <sup>7</sup> | _ | -0.3 | 6.0 | V | | | | Relative to V <sub>SS_HV_IO</sub> , 8, 9 | -0.3 | _ | | | | | Relative to V <sub>DD_HV_IO</sub> <sup>8, 9</sup> | _ | 0.3 | | | I <sub>INJD</sub> | Maximum DC injection current for digital pad | Per pin, applies to all digital pins | -5 | 5 | mA | Table 1. Absolute maximum ratings (continued) | Symbol | Parameter | Conditions <sup>1</sup> | V | Unit | | |---------------------------------------|--------------------------------------------------------|---------------------------------------------------------|----------------|------|-----| | Symbol | Farameter | Conditions | Min | Max | | | I <sub>INJA</sub> | Maximum DC injection current for analog pad | Per pin, applies to all analog pins | <del>-</del> 5 | 5 | mA | | I <sub>MAXSEG</sub> <sup>10, 11</sup> | Maximum current per I/O segment | _ | -120 | 120 | mA | | T <sub>STG</sub> | Storage temperature range and non-<br>operating times | _ | <b>-</b> 55 | 175 | °C | | STORAGE | Maximum storage time, assembled part programmed in ECU | No supply; storage temperature in range –40 °C to 60 °C | _ | 20 | yrs | | T <sub>SDR</sub> | Maximum solder temperature <sup>12</sup> | | _ | 260 | °C | | | Pb-free package | | | | | | MSL | Moisture sensitivity level <sup>13</sup> | _ | _ | 3 | _ | - Voltage is referenced to V<sub>SS</sub> unless otherwise noted. - 2. Allowed 1.45 1.5 V for 60 seconds cumulative time at maximum T<sub>J</sub> = 150 °C, remaining time as defined in note -1 and note -1. - 3. Allowed 1.375 1.45 V for 10 hours cumulative time at maximum T<sub>J</sub> = 150 °C, remaining time as defined in note -1. - 4. 1.32 1.375 V range allowed periodically for supply with sinusoidal shape and average supply value below 1.275 V at maximum $T_{.l} = 150$ °C. - 5. Allowed 5.5 6.0 V for 10 hours cumulative time at maximum T<sub>J</sub> = 150 °C, remaining time at or below 5.0 V +10%. - Allowed 3.6 4.5 V for 10 hours cumulative time at maximum T<sub>J</sub> = 150 °C, remaining time at or below 3.3 V +10%. This is an internally regulated supply. Values given are for reference only. - 7. The maximum input voltage on an I/O pin tracks with the associated I/P supply maximum. For the injection current condition on a pin, the voltage will be equal to the supply plus the voltage drop across the internal ESD diode from I/O pin to supply. The diode voltage varies greatly across process and temperature, but a value of 0.3V can be used for nominal calculations. - 8. Relative value can be exceeded, if design measures are taken to ensure injection current limitation (parameters I<sub>INJD</sub> and I<sub>INJA</sub>). - 9. V<sub>DD\_HV\_IO</sub>/V<sub>SS\_HV\_IO</sub> refers to supply pins and corresponding grounds: V<sub>DD\_HV\_IO\_MAIN</sub>, V<sub>DD\_HV\_IO\_JTAG</sub>, V<sub>DD\_HV\_IO\_FEC</sub>, V<sub>DD\_HV\_IO\_MSC</sub>. - 10. Sum of all controller pins (including both digital and analog) must not exceed 200 mA. A V<sub>DD\_HV\_IO</sub> power segment is defined as one or more GPIO pins located between two V<sub>DD\_HV\_IO</sub> supply pins. - 11. The average current values given in the "I/O pad current specifications" section should be used to calculate total I/O segment current. - 12. Solder profile per IPC/JEDEC J-STD-020D. - 13. Moisture sensitivity per JEDEC test method A112. ### 4 Electromagnetic Compatibility (EMC) EMC measurements to IC-level IEC standards are available from NXP on request. ### 5 Electrostatic discharge (ESD) The following table describes the ESD ratings of the device. SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 #### **Operating conditions** All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. Device failure is defined as: "If after exposure to ESD pulses, the device does not meet the device specification requirements, which includes the complete DC parametric and functional testing at room temperature and hot temperature. Maximum DC parametrics variation within 10% of maximum specification." Table 2. ESD ratings | Parameter | Conditions | Value | Unit | |---------------------------------------------------------------|------------|-------|------| | ESD for Human Body Model (HBM) <sup>1</sup> | All pins | 2000 | V | | ESD for field induced Charged Device Model (CDM) <sup>2</sup> | All pins | 500 | V | - 1. This parameter tested in conformity with ANSI/ESD STM5.1-2007 Electrostatic Discharge Sensitivity Testing - 2. This parameter tested in conformity with ANSI/ESD STM5.3-1990 Charged Device Model Component Level ### 6 Operating conditions The following table describes the operating conditions for the device, and for which all specifications in the data sheet are valid, except where explicitly noted. The device operating conditions must not be exceeded in order to guarantee proper operation and reliability. #### NOTE All power supplies need to be powered up to ensure normal operation of the device. Table 3. Device operating conditions | Symbol | Parameter | Conditions | Value | | | Unit | |----------------------------------------------------|----------------------------------------------|-------------------------------------|-------|-----|-------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | | | | Frequ | iency | | | - | | | f <sub>SYS</sub> | Device operating frequency <sup>1</sup> | T <sub>J</sub> -40 °C to 150 °C | _ | _ | 200 | MHz | | | Tempe | erature | | | | | | T <sub>J</sub> | Operating temperature range - junction | | -40.0 | _ | 150.0 | °C | | T <sub>A</sub> (T <sub>L</sub> to T <sub>H</sub> ) | Operating temperature range - ambient | | -40.0 | _ | 125.0 | °C | | | Volt | age | | | | | | $V_{DD\_LV}$ | External core supply voltage <sup>2, 3</sup> | LVD/HVD enabled | 1.2 | _ | 1.32 | V | | | | LVD/HVD disabled <sup>4, 5, 6</sup> | 1.18 | _ | 1.38 | | | V <sub>DD_HV_IO_MAIN</sub> | I/O supply voltage <sup>7</sup> | | 3.5 | _ | 5.5 | V | Table 3. Device operating conditions (continued) | Construction 1 | Payamatay. | Conditions | | Value | Value | | | |------------------------------------------------------------|---------------------------------------------------------|------------------------------|--------|-------|-------|------|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | V <sub>DD_HV_IO_FEC</sub> | FEC I/O supply voltage <sup>8</sup> | 5 V range | 3.5 | _ | 5.5 | ٧ | | | | | 3.3 V range | 3.0 | _ | 3.6 | | | | V <sub>DD_HV_IO_MSC</sub> | MSC I/O supply voltage <sup>9</sup> | 5 V range | 3.5 | _ | 5.5 | V | | | | | 3.3 V range | 3.0 | _ | 3.6 | | | | V <sub>DD_HV_IO_JTAG</sub> 10 | JTAG I/O supply voltage <sup>11</sup> | 5 V range | 3.5 | _ | 5.5 | V | | | | | 3.3 V range | 3.0 | _ | 3.6 | | | | V <sub>DD_HV_PMC</sub> 12 | Power Management Controller (PMC) supply voltage | Full functionality | 3.5 | _ | 5.5 | V | | | V <sub>DDSTBY</sub> <sup>13</sup> | RAM standby supply voltage <sup>14</sup> | _ | 1.3 | _ | 5.9 | V | | | V <sub>STBY_BO</sub> | Standby RAM brownout voltage | _ | _ | _ | 0.9 | V | | | V <sub>DD_LV_STBY_SW</sub> | Standby RAM switch V <sub>DD_LV</sub> voltage threshold | _ | 0.95 | _ | _ | V | | | V <sub>DD_HV_ADV_SD</sub> | S/D ADC supply voltage <sup>15, 16</sup> | _ | 4.5 | _ | 5.5 | V | | | V <sub>DD_HV_ADV_SAR</sub> | SAR ADC supply voltage | _ | 3.0 | _ | 5.5 | V | | | V <sub>DD_HV_ADR_SD</sub> | S/D ADC reference | _ | 3.0 | _ | 5.5 | V | | | V <sub>DD_HV_ADR_SD</sub> - V <sub>DD_HV_ADV_SD</sub> | S/D ADC reference differential voltage | _ | _ | _ | 25 | mV | | | V <sub>SS_HV_ADR_SD</sub> - V <sub>SS_HV_ADV_SD</sub> | V <sub>SS_HV_ADR_SD</sub> differential voltage | _ | -25 | _ | 25 | mV | | | V <sub>DD_HV_ADR_SAR</sub> | SAR ADC reference | _ | 3.0 | _ | 5.5 | V | | | V <sub>DD_HV_ADR_SAR</sub> -<br>V <sub>DD_HV_ADV_SAR</sub> | SAR ADC reference differential voltage | _ | _ | _ | 25 | mV | | | V <sub>SS_HV_ADR_SAR</sub> -<br>V <sub>SS_HV_ADV_SAR</sub> | V <sub>SS_HV_ADR_SAR</sub> differential voltage | _ | -25 | _ | 25 | mV | | | V <sub>SS_HV_ADV_SD</sub> - V <sub>SS</sub> | V <sub>SS_HV_ADV_SD</sub> differential voltage | _ | -25 | _ | 25 | mV | | | V <sub>SS_HV_ADV_SAR</sub> - V <sub>SS</sub> | V <sub>SS_HV_ADV_SAR</sub> differential voltage | _ | -25 | _ | 25 | mV | | | V <sub>RAMP_VDD_LV</sub> | Slew rate on power supply pins | Ramp up | 0.069 | _ | 100 | V/ms | | | | (VDD_LV) | Ramp down | 0.0345 | _ | 100 | | | | V <sub>RAMP_VDD_HV_IO_MAIN</sub> , | Slew rate on power supply pins | Ramp up | 0.148 | _ | 100 | V/ms | | | V <sub>RAMP_VDD_HV_PMC</sub> | (VDD_HV_IO_MAIN,<br>VDD_HV_PMC) | Ramp down | 0.125 | _ | 100 | | | | | Injection | current | | | | | | | I <sub>IC</sub> | DC injection current (per pin) <sup>18, 19, 20</sup> | Digital pins and analog pins | -3.0 | _ | 3.0 | mA | | | I <sub>MAXSEG</sub> | Maximum current per power segment <sup>21, 22</sup> | _ | -80 | _ | 80 | mA | | | | | · | | | | | | - 1. Maximum operating frequency is applicable to the computational cores and platform for the device. - 2. Core voltage as measured on device pin to guarantee published silicon performance. - 3. During power ramp, voltage measured on silicon might be lower. maximum performance is not guaranteed, but correct silicon operation is guaranteed. See power management and reset management for description. - 4. Maximum core voltage is not permitted for entire product life. See absolute maximum rating. - 5. When internal LVD/HVDs are disabled, external monitoring is required to guarantee device operation. Failure to monitor externally supply voltage may result in erroneous operation of the device. #### **Operating conditions** - 6. This LVD/HVD disabled supply voltage condition only applies after LVD/HVD are disabled by the application during the reset sequence, and the LVD/HVD are active until that point. - 7. The pad are operative till 3.0V full performance. The IRC oscillator is supplied by this pin and it is setting the min voltage limit. - FEC will be used only in 3.3V mode. In 5V mode the segment is a general IO segment with the same characteristics of IO\_MAIN. - MSC will be used only in 3.3V mode. In 5V mode the segment is a general IO segment with the same characteristics of IO MAIN. - If XOSC is enabled via DCF\_UTEST\_Miscellaneous[XOSC\_EN], V<sub>DD\_HV\_IO\_JTAG</sub> must be within the operating range before RESET pin is released. - 11. JTAG will be used only in 3.3V mode. In 5V mode the segment is a general IO segment with the same characteristics of IO MAIN. - 12. The startup of flash regulator and memory initialization immediately after Phase0 of reset sequence could cause a drop of the PMC supply. No LVD event will be generated as during this time the LVD monitors are not enabled. - 13. V<sub>DDSTBY</sub> supply must be present before and after power up/down of the device supplies and the ramp rate should be less than 33.3 kV/s. - 14. RAM retention is not guaranteed below 1.3 V, but no effect on RAM operation for voltages below 1.3 V when V<sub>DD\_LV</sub> is above the minimum value. - 15. For supply voltages between 3.6V and 4.5V there will be no guaranteed precision of ADC (accuracy/linearity). ADC will recover to a fully functional state when the voltage rises above 4.5V. - 16. V<sub>DD\_HV\_ADV\_SD</sub> must be higher or equal than the V<sub>DD\_HV\_ADV\_SAR</sub> supply to guarantee full performance. It is recommended to connect the V<sub>DD\_HV\_ADV\_SD</sub> to V<sub>DD\_HV\_ADV\_SAR</sub> at board level. - 17. Temperature Sensor and its associated Band-Gap reference are supplied by this pin. The temperature sensor performance is guaranteed only between 4.5 V and 5.5 V. - 18. Full device lifetime without performance degradation. - 19. I/O and analog input specifications are only valid if the injection current on adjacent pins is within these limits. See the absolute maximum ratings table for maximum input current for reliability requirements. - 20. The I/O pins on the device are clamped to the I/O supply rails for ESD protection. When the voltage of the input pin is above the supply rail, current will be injected through the clamp diode to the supply rail. For external RC network calculation, assume typical 0.3 V drop across the active diode. The diode voltage drop varies with temperature. For more information, see the device characterization report. - 21. Sum of all controller pins (including both digital and analog) must not exceed 200 mA. A V<sub>DD\_HV\_IO</sub> power segment is defined as one or more GPIO pins located between two V<sub>DD\_HV\_IO</sub> supply pins. - 22. The average current values given in the "I/O pad current specifications" section should be used to calculate total I/O segment current. Table 4. Emulation (buddy) device operating conditions | Cumbal | Borometor | Conditions | Value | | | Unit | |-------------------------|---------------------------------------------|------------------|-------|-----|-------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | Frequency | | | | | | | _ | Standard JTAG 1149.1/1149.7 frequency | _ | _ | _ | 50 | MHz | | _ | High-speed debug frequency | _ | _ | _ | 320 | MHz | | _ | Data trace frequency | _ | _ | _ | 1250 | MHz | | | Temperature | | | | | | | T <sub>J_BD</sub> | Device junction operating temperature range | Packaged devices | -40.0 | _ | 150.0 | °C | | T <sub>A _BD</sub> | Ambient operating temperature range | Packaged devices | -40.0 | _ | 125.0 | °C | | | Voltage | | | | | | | V <sub>DD_LV_BD</sub> | Buddy core supply voltage | _ | 1.18 | _ | 1.32 | ٧ | | V <sub>DD_HV_IO_B</sub> | Buddy I/O supply voltage | _ | 3.0 | _ | 5.5 | V | | V <sub>RAMP_BD</sub> | Buddy slew rate on power supply pins | _ | _ | | 500 | V/ms | 10 NXP Semiconductors # 7 DC electrical specifications The following table describes the DC electrical specifications. Table 5. DC electrical specifications | O | Danier atom | O a madiki a ma | | Value | | 11 | |--------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------|-----|-------|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | I <sub>DD_LV</sub> | Maximum operating current on the V <sub>DD_LV</sub> | MPC5746R/<br>MPC5745R | _ | _ | 700 | mA | | | supply <sup>1</sup> | MPC5743R/<br>MPC5742R | _ | _ | 610 | | | I <sub>DD_LV_PE</sub> | Operating current on the V <sub>DD_LV</sub> supply for flash program/erase | _ | _ | _ | 40 | mA | | I <sub>DD_HV_PMC</sub> | Operating current on the | Flash read | _ | _ | 40 | mA | | | V <sub>DD_HV_PMC</sub> supply <sup>2</sup> | Flash P/E | _ | _ | 70 | | | | | PMC only | _ | _ | 35 | | | | Operating current on the | Flash read | _ | _ | 10 | mA | | | V <sub>DD_HV_PMC</sub> supply<br>(internal core reg<br>bypassed) | Flash P/E | _ | _ | 40 | | | I <sub>VRCCTRL</sub> | Core regulator DC current output on VRC_CTRL pin | _ | _ | _ | 25 | mA | | I <sub>DDSTBY_ON</sub> | 32 KB RAM Standby<br>Leakage Current | V <sub>DDSTBY @</sub> 1.3 V to 5.9 V, T <sub>J</sub> = 150 °C | _ | _ | 575 | μΑ | | | (standby regulator on, RAM not operational) <sup>3, 4, 5</sup> | V <sub>DDSTBY @</sub> 1.3 V to 5.9 V, T <sub>A</sub> = 40 °C | _ | _ | 55 | | | | | V <sub>DDSTBY @</sub> 1.3 V to 5.9 V, T <sub>A</sub> = 85 °C | _ | _ | 65 | | | I <sub>DDSTBY_REG</sub> | 32 KB RAM Standby<br>Regulator Current <sup>6</sup> | V <sub>DDSTBY @</sub> 1.2 V to 5.9 V, Tj = 150 °C | _ | _ | 50 | μA | | I <sub>DD_LV_BD</sub> | BD Debug/Emulation low | T <sub>J</sub> = 150 °C | | _ | 250 | mA | | | voltage supply operating current <sup>7</sup> | V <sub>DD_LV_BD</sub> = 1.32<br>V | _ | | | | | I <sub>DD_HV_IO_BD</sub> | Debug/Emulation high<br>voltage supply operating<br>current (Aurora + JTAG/<br>LFAST) | T <sub>J</sub> = 150 °C | | _ | 130 | mA | | I <sub>BG</sub> | Bandgap reference current consumption | | _ | _ | 600 | μA | | I <sub>DD_BD_STBY</sub> | BD Debug/Emulation low voltage supply standby current | T <sub>J</sub> = 150 °C<br>V <sub>DD_LV_BD</sub> = 1.32<br>V | _ | _ | 120 | mA | | I <sub>VDDA</sub> | VDDA supply current | | _ | 16 | 25 | mA | <sup>1.</sup> Value is derived from a typical application at 200MHz, Core 0 Data and Instruction Cache On, Core 1 in Lockstep mode, typical usage for SARADC, SDADC, DMA, eTPU, eMIOS, CAN, MSC, SPI, SENT, PIT, and Flash reads. #### I/O pad specification - 2. This value is considering the use of the internal core regulator with an external ballast with the minimum value of her of 60. - Data is retained for full TB range of -40 °C to 125 °C. RAM supply switch to the standby regulator occurs when the V<sub>DD\_LV</sub> supply falls below 0.95V. - V<sub>DDSTBY</sub> may be supplied with a non-regulated power supply, but the absolute maximum voltage on V<sub>DDSTBY</sub> given in the absolute maximum ratings table must be observed. - The maximum value for I<sub>DDSTBY\_ON</sub> is also valid when switching from the core supply to the standby supply, and when powering up the device and switching the RAM supply back to V<sub>DD\_LV</sub> - 6. When the V<sub>DDSTBY</sub> pin is powered, the standby RAM regulator current is present on the pin, regardless if the device is in standby mode or not. No current is present on the pin when V<sub>DDSTBY</sub> pin is set to 0V, disabling the standby regulator. - 7. Worst case usage (data trace, data overlay, full Aurora utilization). ### 8 I/O pad specification The following table describes the different pad type configurations. Table 6. I/O pad specification descriptions | Pad type | Description | |-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | General-purpose I/O pad | General-purpose I/O pads with four selectable output slew rate settings. The GPIO pads have CMOS input threshold levels. | | LVDS pads | Low Voltage Differential Signal interface pads | | Input only pads | These pads, which ensure low input leakage, are associated with the ADC channels. The digital inputs of these pads have CMOS, and TTL input threshold levels. | #### **Note** Each I/O pin on the device supports specific drive configurations. See the signal description table in the device reference manual for the available drive configurations for each I/O pin. ### 8.1 Input pad specifications 12 NXP Semiconductors Figure 3. I/O input DC electrical characteristics definition Table 7. I/O input DC electrical characteristics | Symbol | Parameter <sup>1</sup> | Conditions | | Value <sup>2</sup> | | Unit | |------------------|--------------------------------------------|----------------------------------------------------------------|---------------------------------|--------------------|---------------------------------|------| | | | | Min | Тур | Max | 1 | | VIHTTL | TTL input high level | 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V | 2.0 | _ | V <sub>DD_HV_IO</sub> + 0.3 | V | | VILTTL | TTL input low level | 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V | V <sub>SS</sub> -0.3 | _ | 0.6 | V | | VHYSTTL | TTL level input hysteresis | 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V | 0.3 | _ | _ | V | | VDRFTTTL | TTL Input VIL/VIH temperature drift | _ | _ | _ | 100 <sup>3</sup> | mV | | VIHCMOS_H | CMOS input high level (with hysteresis) | 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V | 0.65 *<br>V <sub>DD_HV_IO</sub> | _ | V <sub>DD_HV_IO</sub><br>+ 0.3 | V | | VIHCMOS | CMOS input high level (without hysteresis) | $3.0 \text{ V} < \text{V}_{\text{DD\_HV\_IO}} < 5.5 \text{ V}$ | 0.55 *<br>V <sub>DD_HV_IO</sub> | _ | V <sub>DD_HV_IO</sub> + 0.3 | V | | VILCMOS_H | CMOS input low level (with hysteresis) | 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V | V <sub>SS</sub> -0.3 | _ | 0.35 *<br>V <sub>DD_HV_IO</sub> | V | | VILCMOS | CMOS input low level (without hysteresis) | 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V | V <sub>SS</sub> -0.3 | _ | 0.4 *<br>V <sub>DD_HV_IO</sub> | V | | VHYSCMOS | CMOS input hysteresis | 3.0 V < V <sub>DD_HV_IO</sub> < 5.5 V | 0.1 * | _ | _ | V | | | | | $V_{DD\_HV\_IO}$ | | | | | VDRFTCMO<br>S | CMOS Input VIL/VIH temperature drift | _ | _ | _ | 100 <sup>3</sup> | mV | | INPUT CHAR | ACTERISTICS <sup>4</sup> | | | • | • | • | | I <sub>LKG</sub> | Digital input leakage | GPIO pins | -1.0 | _ | 1.0 | μA | | | | $V_{SS} < V_{IN} < V_{DD\_HV\_IO}$ | | | | | | C <sub>IN</sub> | Input capacitance | GPIO and Input pins | _ | _ | 8 | pF | Supported input levels vary according to pad types. Pad type "pad\_sr\_hv" supports only the CMOS input level, while pad type "pad\_isatww\_st\_hv" supports TTL and CMOS levels. Refer to the IO spreadsheet attached to the Reference Manual for the pad type of each pin. #### I/O pad specification - 2. TTL level input specifications apply to the digital inputs on the analog input pins, and not the GPIO pins on the device. - 3. In a 1 ms period, assuming stable voltage and a temperature variation of ±30 °C, VIL/VIH shift is within ±50 mV. For SENT requirement, refer to Note in the "I/O pad current specifications" section. - 4. For LFAST, microsecond bus, and LVDS input characteristics, refer to dedicated communication module chapters. The following table provides the current specifications for the GPIO pad weak pull-up and pull-down. Table 8. GPIO Pull-Up/Down DC electrical characteristics | Symbol | Parameter | Conditions | | Value | | Unit | |--------|-----------------------------|------------------------------------------|-----|-------|-----|------| | | | | Min | Тур | Max | 1 | | IIWPUI | Weak pull-up current | Vin = VIH = 0.65 * V <sub>DD_HV_IO</sub> | | | | μΑ | | | absolute value <sup>1</sup> | $4.5V < V_{DD\_HV\_IO} < 5.5V$ | 30 | _ | _ | | | | | $3.0V < V_{DD\_HV\_IO} < 3.6V$ | 18 | _ | _ | | | | | $Vin = VIL = 0.35 * V_{DD\_HV\_IO}$ | | | | | | | | $4.5V < V_{DD\_HV\_IO} < 5.5V$ | _ | _ | 120 | | | | | $3.0V < V_{DD\_HV\_IO} < 3.6V$ | _ | _ | 80 | | | | | Vin = VIL = 1.1V (TTL) | | | | | | | | $4.5V < V_{DD\_HV\_IO} < 5.5V$ | _ | _ | 130 | | | IIWPDI | Weak pull-down current | $Vin = VIH = 0.65 * V_{DD\_HV\_IO}$ | | • | | μΑ | | | absolute value | $4.5V < V_{DD\_HV\_IO} < 5.5V$ | _ | _ | 120 | | | | | $3.0V < V_{DD\_HV\_IO} < 3.6V$ | _ | _ | 80 | | | | | $Vin = VIL = 0.35 * V_{DD\_HV\_IO}$ | | | | | | | | $4.5V < V_{DD\_HV\_IO} < 5.5V$ | 30 | _ | _ | | | | | $3.0V < V_{DD\_HV\_IO} < 3.6V$ | 18 | _ | _ | 1 | | | | Vin = VIL = 0.9V (TTL) | | | | | | | | $4.5V < V_{DD\_HV\_IO} < 5.5V$ | 16 | _ | _ | | <sup>1.</sup> Weak pull-up/down is enabled within tWK\_PU = 1 $\mu$ s after internal/external reset has been asserted. Output voltage will depend on the amount of capacitance connected to the pin. Figure 4. Weak pull-up electrical characteristics definition Analog input leakage and pull up/down information is located in the ADC input description section. ### 8.2 Output pad specifications The following figure provides the description of output DC electrical characteristics. #### I/O pad specification Figure 5. I/O output DC electrical characteristics definition Table 9. GPIO pad output buffer electrical characteristics | Symbol | Parameter | Conditions | Value <sup>1</sup> , <sup>2</sup> | | Unit | | |--------|------------------------------|-----------------------------|-----------------------------------|-----|---------------|---| | | | | Min | Тур | Max | ] | | VOH | GPIO pad output high voltage | 4.5V < VDD_HV_IO < 5.0V | 0.8 * | _ | <u> </u> | V | | | | MSCR[OERC] = 11, IOH = 38mA | VDD_H<br>V_IO | | | | | | | MSCR[OERC] = 10, IOH = 19mA | | | | | | | | MSCR[OERC] = 01, IOH = 10mA | | | | | | | | MSCR[OERC] = 00, IOH = 5mA | | | | | | | | 3.0V < VDD_HV_IO < 3.6V | 0.8 * | _ | _ | | | | | MSCR[OERC] = 11, IOH = 19mA | VDD_H<br>V_IO | | | | | | | MSCR[OERC] = 10, IOH = 10mA | | | | | | | | MSCR[OERC] = 01, IOH = 7mA | | | | | | | | MSCR[OERC] = 00, IOH = 5mA | | | | | | VOL | GPIO pad output low voltage | 4.5V < VDD_HV_IO < 5.0V | _ | _ | 0.2 * | V | | | | MSCR[OERC] = 11, IOL = 48mA | | | VDD_H<br>V_IO | | | | | MSCR[OERC] = 10, IOL = 24mA | | | 0 | | | | | MSCR[OERC] = 01, IOL = 12mA | | | | | Table 9. GPIO pad output buffer electrical characteristics (continued) | Symbol | Parameter | Conditions | | | Value <sup>1</sup> , | 2 | Unit | |------------------------|---------------------------------------|------------------------|-----------|-----|----------------------|---------------|------| | | | | | Min | Тур | Max | 1 | | | | MSCR[OERC] = 00, IOL : | = 6mA | | | | | | | | 3.0V < VDD_HV_IO < 3.6 | V | _ | _ | 0.2 * | | | | | MSCR[OERC] = 11, IOL : | = 24mA | | | VDD_H<br>V_IO | | | | | MSCR[OERC] = 10, IOL : | = 12mA | | | 10 | | | | | MSCR[OERC] = 01, IOL : | = 9mA | | | | | | | | MSCR[OERC] = 00, IOL : | = 6mA | | | | | | tR_F | GPIO pad output transition | MSCR[OERC] = 11 | CL = 25pF | _ | 1— | 1.5 | ns | | | time (rise/fall) | | CL = 50pF | _ | <u> </u> | 3 | | | | | MSCR[OERC] = 10 | CL = 50pF | _ | <u> </u> | 6.5 | | | | | MSCR[OERC] = 01 | CL = 50pF | _ | _ | 25 | | | | | MSCR[OERC] = 00 | CL = 50pF | _ | <u> </u> | 40 | | | tPD | GPIO pad output propagation | MSCR[OERC] = 11 | CL = 25pF | _ | _ | 6 | ns | | | delay time | | CL = 50pF | _ | _ | 7.5 | | | | | MSCR[OERC] = 10 | CL = 50pF | _ | _ | 11.5 | | | | | MSCR[OERC] = 01 | CL = 50pF | _ | _ | 45 | | | | | MSCR[OERC] = 00 | CL = 50pF | _ | <u> </u> | 75 | | | It <sub>SKEW_W</sub> I | Difference between rise and fall time | - | | | _ | 10 | % | <sup>1.</sup> All GPIO pad output specifications are valid for 3.0V < VDD\_HV\_IO < 5.5V, except where explicitly stated. ### 8.3 I/O pad current specifications The I/O pads are distributed across the I/O supply segment. Each I/O supply segment is associated to a VDD\_HV\_IO/VSS\_HV\_IO supply pair. The following tables provides I/O consumption figures. Table 10. I/O current consumption at VDD\_HV\_IO = 3.6 V | Cell | VDD_HV_IO<br>(V) | Load (pF) | Period1 (ns) | MSCR[OERC] | Idde AVG (mA) | Idde RMS (mA) | |-----------|------------------|-----------|--------------|------------|---------------|---------------| | pad_sr_hv | 3.63 | 25 | 12 | 11 | 13 | 37 | | | | 50 | 15 | | 16 | 36 | | | | 200 | 39 | | 20 | 44 | | | | 25 | 16 | 10 | 8 | 20 | | | | 50 | 23 | | 9 | 21 | | | | 200 | 66 | | 12 | 37 | | | | 50 | 90 | 01 | 1.4 | 4 | <sup>2.</sup> All values need to be confirmed during device validation. Reset pad (PORST, RESET) electrical characteristics Table 10. I/O current consumption at VDD\_HV\_IO = 3.6 V (continued) | Cell | VDD_HV_IO<br>(V) | Load (pF) | Period1 (ns) | MSCR[OERC] | Idde AVG (mA) | Idde RMS (mA) | |------|------------------|-----------|--------------|------------|---------------|---------------| | | | 200 | 130 | | 3 | 9 | | | | 50 | 150 | 00 | 1.6 | 4 | | | | 200 | 200 | | 4 | 11 | Table 11. I/O current consumption at VDD\_HV\_IO = 5.5 V | Cell | VDD_HV_IO<br>(V) | Load (pF) | Period1 (ns) | MSCR[OERC] | Idde AVG (mA) | Idde RMS (mA) | |-----------|------------------|-----------|--------------|------------|---------------|---------------| | | | 0.5 | | 4.4 | 07 | 00 | | pad_sr_hv | 5.5 | 25 | 9 | 11 | 37 | 83 | | | | 50 | 10.2 | | 42 | 89 | | | | 200 | 26 | | 46 | 92 | | | | 25 | 10.5 | 10 | 25 | 53 | | | | 50 | 16 | | 21 | 44 | | | | 200 | 44 | | 26 | 49 | | | | 50 | 54 | 01 | 6 | 14 | | | | 200 | 80 | | 15 | 35 | | | | 50 | 80 | 00 | 4 | 9 | | | | 200 | 130 | | 9 | 22 | In order to ensure device reliability, the average current of the I/O on a single segment should remain below the $I_{MAXSEG}$ value given in the table "Absolute maximum ratings". In order to ensure device functionality, the sum of the dynamic and static current of the I/O on a single segment should remain below the $I_{MAXSEG}$ value given in the table "Device operating conditions". #### **Note** The MPC5746R I/O Signal Description and Input Multiplexing Tables are contained in a Microsoft Excel workbook file attached to the Reference Manual. ### 9 Reset pad (PORST, RESET) electrical characteristics The device implements a dedicated bidirectional reset pin (PORST). #### NOTE PORST pin does not require active control. It is possible to implement an external pull-up to ensure correct reset exit sequence. Recommended value is 4.7 kohm. PORST can optionally be connected to an external power-on supply circuitry. No restrictions exist on reset signal slew rate apart from absolute maximum rating compliance. Figure 6. Start-up reset requirements The following figure describes device behavior depending on supply signal on PORST: - 1. PORST low pulse amplitude is too low—it is filtered by input buffer hysteresis. Device remains in current state. - 2. PORST low pulse duration is too short—it is filtered by a low pass filter. Device remains in current state. - 3. PORST low pulse is generating a reset: - a) PORST low but initially filtered during at least W<sub>FRST</sub>. Device remains initially in current state. - b) PORST potentially filtered until W<sub>NFRST</sub>. Device state is unknown. It may either be reset or remains in current state depending on extra condition (temperature, voltage, device). - c) PORST asserted for longer than W<sub>NFRST</sub>. Device is under reset. SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 NXP Semiconductors #### Reset pad (PORST, RESET) electrical characteristics Figure 7. Noise filtering on reset signal Table 12. Reset electrical characteristics | Symbol | Parameter | Conditions | , | Value <sup>1</sup> | | Unit | |---------------------------|-----------------------------------------------|---------------------------|---------------------------------|--------------------|---------------------------------|------| | | | | Min | Тур | Max | | | V <sub>IH</sub> Reset | Input high level TTL | 3.5 V < VDD_HV_IO < 5.5 V | 2.0 | | V <sub>DD_HV_IO</sub> + 0.3 | V | | V <sub>IL</sub> Reset | Input low level TTL | 3.5 V < VDD_HV_IO < 3.6 V | V <sub>SS</sub> - 0.3 | _ | 0.6 | V | | | | 4.5 V < VDD_HV_IO < 5.5 V | V <sub>SS</sub> - 0.3 | _ | 0.8 | | | V <sub>HYS</sub><br>Reset | Input hysteresis TTL | 3.5 V < VDD_HV_IO < 5.5 V | 300 | _ | _ | mV | | V <sub>IH</sub><br>PORST | Input high level CMOS | 3.5 V < VDD_HV_IO < 5.5 V | 0.65 *<br>V <sub>DD_HV_IO</sub> | | V <sub>DD_HV_IO</sub> + 0.3 | ٧ | | V <sub>IL</sub><br>PORST | Input low level CMOS | 3.5 V < VDD_HV_IO < 5.5 V | V <sub>SS</sub> - 0.3 | _ | 0.35 *<br>V <sub>DD_HV_IO</sub> | V | | V <sub>HYS</sub><br>PORST | Input hysteresis CMOS | 3.5 V < VDD_HV_IO < 5.5 V | 0.1 *<br>V <sub>DD_HV_IO</sub> | _ | _ | mV | | V <sub>DD_POR</sub> | Minimum supply for strong pulldown activation | _ | _ | | 1.2 | ٧ | Table 12. Reset electrical characteristics (continued) | Symbol | Parameter | Conditions | | Value <sup>1</sup> | | Unit | |---------------------|------------------------------------------|----------------------------------------|------|--------------------|-----|------| | | | | Min | Тур | Max | | | I <sub>OL_R</sub> | Strong pull-down current <sup>2</sup> | Device under power-on reset | 14 | - | _ | mA | | | | $V_{OL} = 0.35 * V_{DD\_HV\_IO}$ | | | | | | | | 3.5 V < VDD_HV_IO < 3.6 V | | | | | | | | Device under power-on reset | 35 | | _ | | | | | $V_{OL} = 0.35 * V_{DD\_HV\_IO}$ | | | | | | | | 4.5 V < VDD_HV_IO < 5.5 V | | | | | | II <sub>WPU</sub> I | Weak pull-up current absolute value | RESET pin | 30 | | _ | μA | | Reset | | $V_{IN} = VIH = 0.65 * V_{DD\_HV\_IO}$ | | | | | | | | 4.5 V < VDD_HV_IO < 5.5 V | | | | | | | | RESET pin | 18 | | _ | | | | | $V_{IN} = VIH = 0.65 * V_{DD\_HV\_IO}$ | | | | | | | | 3.5 V < VDD_HV_IO < 3.6 V | | | | | | | | RESET pin | _ | | 120 | | | | | $V_{IN} = VIL = 0.35 * V_{DD\_HV\_IO}$ | | | | | | | | 4.5 V < VDD_HV_IO < 5.5 V | | | | | | | | RESET pin | _ | | 80 | | | | | $V_{IN} = VIL = 0.35 * V_{DD\_HV\_IO}$ | | | | | | | | 3.5 V < VDD_HV_IO < 3.6 V | | | | | | II <sub>WPD</sub> I | Weak pull-down current absolute | PORST pin | _ | | 120 | μA | | PORST | value | $V_{IN} = VIH = 0.65 * V_{DD\_HV\_IO}$ | | | | | | | | 4.5 V < VDD_HV_IO < 5.5 V | | | | | | | | PORST pin | _ | | 80 | | | | | $V_{IN} = VIH = 0.65 * V_{DD\_HV\_IO}$ | | | | | | | | 3.5 V < VDD_HV_IO < 3.6 V | | | | | | | | PORST pin | 30 | | _ | | | | | $V_{IN} = VIL = 0.35 * V_{DD\_HV\_IO}$ | | | | | | | | 4.5 V < VDD_HV_IO < 5.5 V | | | | | | | | PORST pin | 18 | | _ | | | | | $V_{IN} = VIL = 0.35 * V_{DD\_HV\_IO}$ | | | | | | | | 3.5 V < VDD_HV_IO < 3.6 V | | | | | | W <sub>FRST</sub> | PORST and RESET input filtered pulse | | _ | | 500 | ns | | W <sub>NFRST</sub> | PORST and RESET input not filtered pulse | | 2000 | | _ | ns | | W <sub>FNMI</sub> | ESR1 input filtered pulse | _ | _ | | 20 | ns | | W <sub>NFNMI</sub> | ESR1 input not filtered pulse | _ | 400 | | | ns | <sup>1.</sup> An external 4.7 KOhm pull-up resistor is recommended to be used with the PORST and RESET pins for fast negation of the signals. 21 #### **Oscillator and FMPLL** 2. Strong pull-down is enabled during power up / phase0 on both pads but after that a weak pull-down is enabled on PORST and a weak pull-up is enabled on RESET. ### 10 Oscillator and FMPLL Two on-chip PLLs, the peripheral clock and reference PLL (PLL0), and the frequency modulated system PLL (PLL1) generate the system and auxiliary clocks from the external oscillator. Figure 8. PLL integration Table 13. PLL0 electrical characteristics | Cumbal | Davameter | Conditions | | Value | | Unit | |-----------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------|-------|------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>PLL0IN</sub> | PLL0 input clock <sup>1</sup> | _ | 8 | _ | 40 | MHz | | $\Delta_{PLL0IN}$ | PLL0 input clock duty cycle <sup>1</sup> | _ | 40 | _ | 60 | % | | f <sub>PLL0VCO</sub> | PLL0 VCO frequency | _ | 600 | _ | 1250 | MHz | | f <sub>PLL0PHI0</sub> | PLL0 output clock PHI0 | _ | 4.762 | _ | 400 | MHz | | t <sub>PLL0LOCK</sub> | PLL0 lock time | _ | _ | _ | 110 | μs | | Ι<br>Δ<br>PLL0PHI1SPJ | PLL0_PHI1 single period jitter f <sub>PLL0IN</sub> = 20 MHz (resonator) | f <sub>PLL0PHI1</sub> = 40 MHz, 6-<br>sigma | _ | _ | 300 <sup>2</sup> | ps | | $\Delta_{PLL0LTJ}$ | PLL0 output long term jitter <sup>2</sup> f <sub>PLL0IN</sub> = 20 MHz (resonator), VCO frequency = 800 MHz | 10 periods accumulated jitter (80 MHz frequency), 6-sigma pk-pk | -250 | _ | 250 | ps | | | inequency = 500 Nin iz | 16 periods accumulated jitter (50 MHz frequency), 6-sigma pk-pk | -300 | _ | 300 | ps | | | | long term jitter<br>(< 1MHz frequency), 6-<br>sigma pk-pk | -650 | _ | 650 | ps | | I <sub>PLL0</sub> | PLL0 consumption | FINE LOCK state | _ | _ | 5 | mA | <sup>1.</sup> PLL0IN clock retrieved directly from either internal RCOSC or external FXOSC clock. Input characteristics are granted when using internal RCOSC or external oscillator is used in functional mode. 2. V<sub>DD\_LV</sub> noise due to application in the range V<sub>DD\_LV</sub> = 1.25V (+/-5%) with frequency below PLL bandwidth (40 KHz) will be filtered. Table 14. FMPLL1 electrical characteristics | Symbol | Parameter | Conditions | | Value | | Unit | |-------------------------|---------------------------------------------|----------------------------------------------------|-------|-------|------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | | | f <sub>PLL1IN</sub> | PLL1 input clock <sup>1</sup> | _ | 38 | _ | 78 | MHz | | $\Delta_{PLL1IN}$ | PLL1 input clock duty cycle <sup>1</sup> | _ | 35 | _ | 65 | % | | f <sub>PLL1VCO</sub> | PLL1 VCO frequency | _ | 600 | _ | 1250 | MHz | | f <sub>PLL1PHI0</sub> | PLL1 output clock PHI0 | _ | 4.762 | _ | 200 | MHz | | t <sub>PLL1LOCK</sub> | PLL1 lock time | _ | _ | _ | 100 | μs | | f <sub>PLL1MOD</sub> | PLL1 modulation frequency | _ | _ | _ | 250 | kHz | | lδ <sub>PLL1MOD</sub> l | PLL1 modulation depth (when enabled) | Center spread | 0.25 | _ | 2 | % | | | | Down spread | 0.5 | _ | 4 | % | | Ι<br>Δ<br>PLL1PHI0SPJ | PLL1_PHI0 single period peak to peak jitter | f <sub>PLL1PHI0</sub> = 200 MHz, 6-<br>sigma pk-pk | _ | _ | 500 <sup>2</sup> | ps | | I <sub>PLL1</sub> | PLL1 consumption | FINE LOCK state | _ | _ | 6 | mA | <sup>1.</sup> PLL1IN clock retrieved directly from either internal PLL0 or external XOSC clock. Input characteristics are granted when using internal PLL0 or external oscillator is used in functional mode. All oscillator specifications are valid for $V_{DD\_HV\_IO\_JTAG} = 3.0 \text{ V}$ to 5.5 V. Table 15. XOSC External Oscillator electrical specifications | Cumbal | Donomotor | _ | anditions. | \ | /alue | Unit | |----------------------|------------------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------|---------------------------|------------------------|------| | Symbol | Parameter | | Conditions | | Max | 1 | | f <sub>XTAL</sub> | Crystal Frequency Range <sup>1</sup> | | _ | 4 | 8 | MHz | | | | | _ | >8 | 20 | 1 | | | | 20M and 40M hav | OMHz (at present, freq = re been validated, but still ed out for freq = 16MHz) | >20 | 40 | | | t <sub>cst</sub> | Crystal start-up time <sup>2, 3</sup> | T <sub>J</sub> = 150 °C, 2 | 20 MHz ≤ f ≤ 40 MHz | _ | 5 | ms | | t <sub>rec</sub> | Crystal recovery time <sup>4</sup> | | _ | | 0.5 | ms | | V <sub>IHEXT</sub> | EXTAL input high voltage <sup>5</sup> (External Reference) | V <sub>REF</sub> = 0.28 | 3 * V <sub>DD_HV_IO_</sub> JTAG | V <sub>REF</sub><br>+ 0.6 | _ | V | | V <sub>ILEXT</sub> | EXTAL input low voltage (External Reference) | V <sub>REF</sub> = 0.28 | 3 * V <sub>DD_HV_IO_</sub> JTAG | _ | V <sub>REF</sub> - 0.6 | V | | C <sub>S_EXTAL</sub> | Total on-chip stray capacitance | BGA | | 4.75 | 5.25 | pF | | | on EXTAL pin <sup>6</sup> | QFP | | 5.25 | 5.75 | | | C <sub>S_XTAL</sub> | Total on-chip stray capacitance | BGA | | 4.75 | 5.25 | pF | | | on XTAL pin <sup>o</sup> | QFP | | 5.25 | 5.75 | | | g <sub>m</sub> | Oscillator Transconductance | T <sub>J</sub> = -40 °C to 150 | f <sub>XTAL</sub> ≤ 8 MHz | 3 | 13 | mA/V | | | | °C | f <sub>XTAL</sub> ≤ 20 MHz | 9 | 35 | 1 | <sup>2. 1.25</sup>V +/-5%, application noise below 40kHz at $V_{DD\_LV}$ pin - no frequency modulation #### **Oscillator and FMPLL** Table 15. XOSC External Oscillator electrical specifications (continued) | Symbol | Parameter | Conditions | | \ \ \ | /alue | Unit | |--------------------|-------------------------------------------------------------------|-----------------------------------|----------------------------|-------|-------|------| | Symbol | Parameter | | onunions | Min | Max | | | | | | f <sub>XTAL</sub> ≤ 40 MHz | 12 | 43 | | | V <sub>EXTAL</sub> | Oscillation Amplitude on the EXTAL pin after startup <sup>7</sup> | T <sub>J</sub> = -40 °C to 150 °C | | 0.5 | 1.6 | V | | I <sub>XTAL</sub> | XTAL current <sup>7</sup> ,8 | T <sub>J</sub> = -40 °C to 150 °C | | _ | 14 | mA | - 1. The range is selectable by UTEST miscellaneous DCF clients XOSC\_LF\_EN and XOSC\_EN\_40MHZ. - 2. This value is determined by the crystal manufacturer and board design. - 3. Proper PC board layout procedures must be followed to achieve specifications. - 4. Crystal recovery time is the time for the oscillator to settle to the correct frequency after adjustment of the integrated load capacitor value. - 5. This parameter is guaranteed by design rather than 100% tested. - 6. See crystal manufacturer's specification for recommended load capacitor (C<sub>L</sub>) values. The external oscillator requires external load capacitors when operating from 8 MHz to 16 MHz. Account for on-chip stray capacitance (C<sub>S\_EXTAL</sub>/C<sub>S\_XTAL</sub>) and PCB capacitance when selecting a load capacitor value. When operating at 20 MHz/40 MHz, the integrated load capacitor value is selected via S/W to match the crystal manufacturer's specification, while accounting for on-chip and PCB capacitance. The capacitance on "EXTAL" and "XTAL" by internal capacitance array is controlled by the XOSC LOAD CAP SEL field of the UTEST Miscellaneous DCF client. See the DCF Records chapter of the Reference Manual. - 7. Amplitude on the EXTAL pin after startup is determined by the ALC block, i.e., the Automatic Level Control Circuit. The function of the ALC is to provide high drive current during oscillator startup, but reduce current after oscillation in order to reduce power, distortion, and RFI, and to avoid overdriving the crystal. The operating point of the ALC is dependent on the crystal value and loading conditions. - 8. IXTAL is the oscillator bias current out on the XTAL pin with both EXTAL and XTAL pins grounded. This is the maximum current during startup of the oscillator. The current after oscillation is typically in the 2-3 mA range and is dependant on the load and series resistance of the crystal. Test circuit is shown in the figure below. Table 16. Selectable load capacitance | load_cap_sel[4:0] from DCF record | Capacitance on EXTAL (C <sub>EXTAL</sub> )/XTAL (C <sub>XTAL</sub> ) , <sup>1, 2</sup> (pF) | |-----------------------------------|---------------------------------------------------------------------------------------------| | 00000 | 1.0 | | 00001 | 2.0 | | 00010 | 2.9 | | 00011 | 3.8 | | 00100 | 4.8 | | 00101 | 5.7 | | 00110 | 6.6 | | 00111 | 7.5 | | 01000 | 8.5 | | 01001 | 9.4 | | 01010 | 10.3 | | 01011 | 11.2 | | 01100 | 12.2 | | 01101 | 13.1 | | 01110 | 14.0 | Table 16. Selectable load capacitance (continued) | load_cap_sel[4:0] from DCF record | Capacitance on EXTAL (C <sub>EXTAL</sub> )/XTAL (C <sub>XTAL</sub> ) , <sup>1, 2</sup> (pF) | |-----------------------------------|---------------------------------------------------------------------------------------------| | 01111 | 15.0 | | 10000-11111 | N/A | - 1. Values are determined from simulation across process corners and voltage and temperature variation. Capacitance values vary ±12% across process, 0.25% across voltage, and no variation across temperature. - 2. Values in this table do not include the internal stray capacitances Cxtal/Cextal. Figure 9. Test circuit Table 17. Internal RC Oscillator electrical specifications | Complete | Dawawatau . | Conditions | | Value | | 11 | |------------------------|----------------------------------------------------------|----------------------------------|-----|---------|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>Target</sub> | IRCOSC target frequency | _ | _ | 16 | _ | MHz | | δf <sub>var_noT</sub> | IRC frequency variation without temperature compensation | T < 150 °C | -8 | _ | 8 | % | | δf <sub>var_T</sub> | IRC frequency variation with temperature compensation | T < 150 °C | -3 | _ | 3 | % | | δf <sub>var_SW</sub> | IRC software trimming accuracy | Trimming temperature | -1 | _ | 1 | % | | δf <sub>TRIM</sub> | IRC software trimming step | _ | _ | +40/-48 | _ | kHz | | T <sub>start_noT</sub> | Startup time to reach within fvar_noT | Factory trimming already applied | _ | _ | 5 | μs | | T <sub>start_T</sub> | Startup time to reach within f <sub>var_T</sub> | Factory trimming already applied | _ | _ | 120 | μs | #### **ADC** modules Table 17. Internal RC Oscillator electrical specifications (continued) | Symbol | Parameter | Conditions | | Value | | Max 400 μA | |---------------------|-------------------------------------------|----------------------------|-----|-------|-----|------------| | Symbol | raiametei | Conditions | Min | Тур | Max | Oille | | I <sub>AVDD5</sub> | Current consumption on 5 V power supply | After T <sub>start_T</sub> | _ | _ | 400 | μΑ | | I <sub>DVDD12</sub> | Current consumption on 1.2 V power supply | After T <sub>start_T</sub> | _ | _ | 175 | μΑ | ### 11 ADC modules This device's analog sub-system contains a total of four independent 12-bit Successive Approximation (SAR) ADCs and three independent 16-bit Sigma-Delta (S/D) ADCs. ### 11.1 ADC input description The following table provides the current specifications for the analog input pad weak pull-up and pull-down, and the resistance for the analog input bias/diagnostic pull up/down. Table 18. Analog Input Leakage and Pull-Up/Down DC electrical characteristics | Symbol | Parameter | Conditions | | Value | | Unit | |--------|----------------------------------------|---------------------------------------------------------------------------|------|----------|-----|------| | | | | Min | Тур | Max | 1 | | ILK_AD | Analog input leakage | Input channel off | -200 | <u> </u> | 200 | nA | | | current | $4.5V < V_{DD\_HV\_IO} < 5.5V$ | | | | | | | | V <sub>SS_HV_ADV_SAR</sub> < V <sub>IN</sub> < V <sub>DD_HV_ADV_SAR</sub> | | | | | | | | $V_{SS\_HV\_ADV\_SD} < V_{IN} < V_{DD\_HV\_ADV\_SD}$ | | | | | | RPUPD | _ | 200ΚΩ | 130 | 200 | 280 | ΚΩ | | | diagnostic pull up/down resistance | $3.0V < V_{DD\_HV\_IO} < 5.5V$ | | | | | | | | 100ΚΩ | 65 | 100 | 140 | | | | | $3.0V < V_{DD\_HV\_IO} < 5.5V$ | | | | | | | | 5ΚΩ | 1.4 | 5 | 8.8 | | | | | $3.0V < V_{DD\_HV\_IO} < 5.5V$ | | | | | | ΔPUPD | RPUPD pull up/down resistance mismatch | 3.0V < V <sub>DD_HV_IO</sub> < 5.5V | _ | _ | 5 | % | ### **11.2 SAR ADC** The device provides a 12-bit Successive Approximation Register (SAR) Analog-to-Digital Converter. Figure 10. ADC characteristics and error definitions # 11.2.1 Input equivalent circuit and ADC conversion characteristics Figure 11. Input equivalent circuit Table 19. ADC conversion characteristics | Symbol | Parameter | Conditions <sup>1</sup> | Min | Тур | Max | Unit | |-------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------------------|-----|-----|------|------| | f <sub>CK'</sub> <sup>2</sup> | ADC Clock frequency (depends on ADC configuration) (The duty cycle depends on AD_CK <sup>3</sup> frequency.) | _ | 20 | _ | 80 | MHz | | f <sub>s</sub> | Sampling frequency | _ | _ | | 1.00 | MHz | | t <sub>sample</sub> | Sample time <sup>4</sup> | _ | 250 | _ | | ns | | t <sub>conv</sub> | Conversion time <sup>5</sup> | 80 MHz | 700 | _ | _ | ns | | C <sub>S'</sub> , 6 | ADC input sampling capacitance | _ | _ | 3 | 5 | pF | | C <sub>P1</sub> <sup>6</sup> | ADC input pin capacitance 1 | _ | _ | _ | 5 | pF | | C <sub>P2</sub> <sup>6</sup> | ADC input pin capacitance 2 | _ | _ | _ | 0.8 | pF | | R <sub>SW1</sub> <sup>6</sup> | Internal resistance of analog | V <sub>REF</sub> range = 4.5 to 5.5 V | _ | _ | 0.3 | kΩ | | | source | V <sub>REF</sub> range = 3.0 to 3.6 V | _ | _ | 875 | Ω | | R <sub>AD</sub> <sup>6</sup> | Internal resistance of analog source | _ | _ | _ | 825 | Ω | | INL | Integral non-linearity | _ | -2 | _ | 2 | LSB | | DNL | Differential non-linearity | _ | -1 | _ | 1 | LSB | | OFS <sup>7</sup> | Offset error | _ | -6 | _ | 6 | LSB | | GNE <sup>7</sup> | Gain error | _ | -6 | _ | 6 | LSB | | Input (double ADC channel) | Max leakage | 150 °C | _ | _ | 300 | nA | | Table 19. | ADC conversion | characteristics ( | (continued) | |-----------|----------------|-------------------|-------------| |-----------|----------------|-------------------|-------------| | Symbol | Parameter | Conditions <sup>1</sup> | Min | Тур | Max | Unit | |-------------------------|-------------------------------------|--------------------------------------------|-------|------------|-------|------| | SNR | Signal-to-noise ratio | V <sub>REF</sub> = 3.3 V, Fin ≤ 125<br>kHz | 66 | _ | _ | dB | | SNR | Signal-to-noise ratio | V <sub>REF</sub> = 5.0 V, Fin ≤ 125<br>kHz | 68 | _ | _ | dB | | THD | Total harmonic distortion | @ 125 kHz | 65 | 70 | _ | dB | | ENOB <sup>8</sup> | Effective number of bits | Fin < 125 kHz | 10.5 | _ | _ | bits | | SINAD | Signal-to-noise and distortion | Fin < 125 kHz | (6.0 | )2*ENOB)+1 | .76 | dB | | TUE <sub>IS1WINJ</sub> | Total unadjusted error for IS1WINJ | Without current injection | -6 | _ | 6 | LSB | | TUE <sub>IS1WWINJ</sub> | Total unadjusted error for IS1WWINJ | Without current injection | -6 | _ | 6 | LSB | | I <sub>DD_VDDA</sub> | Maximum operating current on VDDA | Tj = 150C VDD_LV_COR<br>= 1.32 V | _ | 3.7 | 5 | mA | | I <sub>DD_VDDR</sub> | Maximum operating current on VREF | Tj = 150C VDD_LV_COR<br>= 1.32 V | _ | 150 | 600 | μА | | V <sub>BG_REF</sub> , 9 | Band gap reference for self test | Trimmed,<br>INPSAMP=0xFF | 1.164 | 10 | 1.236 | V | - 1. $V_{DD\_HV\_IO} = 3.3 \text{ V} -5\%, +10\%$ , $T_J = -40 \text{ to } +150 \text{ °C}$ , unless otherwise specified, and analog input voltage from $V_{AGND}$ to $V_{AREF}$ - 2. SAR ADC performance is not guaranteed when IRC is used as clock source for PLL0 to generate SAR ADC clock. - 3. AD\_CK clock is always half of the ADC module input clock defined via the auxiliary clock divider for the ADC. - 4. During the sample time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>sample</sub>. After the end of the sample time t<sub>sample</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample clock t<sub>sample</sub> depend on programming. - 5. This parameter does not include the sample time t<sub>sample</sub>, but only the time for determining the digital result and the time to load the result register with the conversion result. - 6. See the above figure. - 7. Subject to change with additional -40°C characterization on final silicon version. - 8. Below 4.5V, ENOB 9.5b, THD- 60dB at Fin= 125KHz - 9. Band gap reference only applies to Cut 2 silicon. - 10. Minimum and maximum values are typical +/-3% #### NOTE - For spec complaint operation, do not expose clock sources, including crystal oscillator, IRC, PLL0, and PLL1 on the CLKOUT pads while the SAR ADC is converting. - The ADC performance specifications are not guaranteed if two or more ADCs simultaneously sample the same shared channel. ### 11.3 S/D ADC The SD ADCs are Sigma Delta 16-bit analog-to-digital converters with 333 Ksps maximum output rate. SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 #### **ADC** modules Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the listed maxima may affect device reliability or cause permanent damage to the device. Table 20. SDn ADC electrical specification | Cymrh - I | Doromotor | Conditions | _ | Value | | 11!- | |----------------------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------|-------------------|----------------------|-------------------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | V <sub>IN</sub> | ADC input signal | _ | 0 | _ | V <sub>DD_HV_</sub><br>ADV_SD | V | | V <sub>IN_PK2PK</sub> 1 | Input range peak to | Single ended. | V | | (O A IN I | V | | | peak | V <sub>INM</sub> = V <sub>SS_HV_ADR_SD</sub> | V <sub>DD_I</sub> | HV_ADR_S | <sub>D</sub> /GAIN | | | | $V_{\text{IN}\_PK2PK} = V_{\text{INP}}^2 - V_{\text{INM}}^3$ | Single ended. | | | | | | | V INM | $V_{INM} = 0.5 V_{DD\_HV\_ADR\_SD}$ | ±0.5 | *V <sub>DD_HV_</sub> | ADR_SD | | | | | GAIN = 1 | | | | | | | | Single ended. | | | | | | | | $V_{INM} = 0.5 V_{DD\_HV\_ADR\_SD}$ | $\pm V_{DD}$ | HV_ADR_S | <sub>SD</sub> /GAIN | | | | | GAIN = 2,4,8,16 | _ | | | | | | | Differential | | | | | | | | 0 < V <sub>IN</sub> < V <sub>DD_HV_IO_MAIN</sub> | $\pm V_{DD_{-}}$ | HV_ADR_S | <sub>SD</sub> /GAIN | | | f <sub>ADCD_M</sub> | S/D clock frequency | T <sub>J</sub> < 150 °C | 4 | 14.4 | 16 | MHz | | f <sub>ADCD_S</sub> | Conversion rate | T <sub>.I</sub> < 150 °C | | _ | 333 | ksps | | — | Oversampling ratio | Internal modulator | 24 | _ | 256 | | | RESOLUTION | S/D register resolution | 2's complement notation | | 16 <sup>4</sup> | | bit | | GAIN | ADC gain | Defined through ADC_SD[PGA] register. Only integer power of 2 are valid gain. | 1 | _ | 16 | _ | | lδ <sub>GAIN</sub> l | Absolute value of the ADC gain error <sup>5</sup> | Before calibration (applies to gain settings =1) | _ | _ | 1 | % | | | | After calibration <sup>6</sup> | | _ | 0.1 | % | | | | $\Delta V_{DD\_HV\_ADR\_SD} < 5\%$ | | | | | | | | $\Delta V_{DD\_HV\_ADV\_SD} < 10\%$ | | | | | | | | T <sub>J</sub> < 50 °C | | | | | | | | After calibration <sup>6</sup> | | _ | 0.2 | % | | | | $\Delta V_{DD\_HV\_ADR\_SD} < 5\%$ | | | | | | | | $\Delta V_{DD_{HV\_ADV\_SD}} < 10\%$ | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | V <sub>OFFSET</sub> | Conversion offset | Before calibration | | 10* | 20 | mV | | OFFSET CONVERSION ONSET | | (applies to all gain settings – 1, 2, 4, 8, 16) | | (1+1/<br>gain) | | | | | | After calibration <sup>6</sup> | | _ | 5 | mV | | SNR <sub>DIFF150</sub> , 7 | Signal to noise ratio in differential mode 150 ksps output rate | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^{7}$ $V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV\_D}$ | 78 | _ | _ | dB | Table 20. SDn ADC electrical specification (continued) | Symbol | Parameter | Conditions | | Value | | Unit | |-------------------------------------|--------------------------|----------------------------------------------------|-----|-------|-----|------| | | i didilicici | | Min | Тур | Max | UIII | | | | GAIN = 1 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 75 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | $V_{DD\_HV\_ADV\_SD}$ | | | | | | | | GAIN = 2 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 72 | _ | | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 4 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD_HV_ADV_SD} < 5.5^7$ | 69 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 8 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 65 | _ | _ | | | | | $V_{DD_{HV\_ADR\_SD}} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 16 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | SNR <sub>DIFF333</sub> <sup>7</sup> | Signal to noise ratio in | $4.5 < V_{DD_{HV}ADV_{SD}} < 5.5^{7}$ | 72 | _ | _ | dB | | - DII 1 000 | differential mode 333 | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | ksps output rate | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 1 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 69 | _ | _ | | | | | $V_{DD_{-H}V\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | VDD_HV_ADV_SD GAIN = 2 | | | | | | | | | | | | | | | | T <sub>J</sub> < 150 °C | 66 | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 66 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 4 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | #### **ADC** modules Table 20. SDn ADC electrical specification (continued) | Cumbal | Davamatav | Conditions | | Value | | 11 | |-----------------------------------|----------------------------------------|----------------------------------------------------|-----|-------|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 63 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 8 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 60 | _ | _ | | | | | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 16 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | SNR <sub>SE150</sub> <sup>7</sup> | Signal to noise ratio in | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 72 | _ | _ | dB | | | single ended mode 150 ksps output rate | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | nopo output rato | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 1 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 69 | _ | _ | | | | | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 2 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 66 | _ | _ | | | | | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 4 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 63 | _ | _ | | | | | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 8 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 55 | _ | _ | | | | | V <sub>DD_HV_ADR_DS</sub> = | | | | | | | | VDD_HV_ADV_SD | | | | | | | | GAIN = 16 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | Table 20. SDn ADC electrical specification (continued) | Symbol | Parameter | Conditions | | Value | | | |------------------------|-------------------------------------------------|----------------------------------------------------|-----|-------|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | THD <sub>DIFF150</sub> | Total Harmonic | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 65 | _ | _ | dB | | | Distortion in differential mode 150 ksps output | $V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV\_D}$ | | | | | | | rate | GAIN = 1 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 68 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 2 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 74 | _ | _ | | | | | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 4 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 80 | | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 8 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 80 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 16 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | THD <sub>DIFF333</sub> | Total Harmonic | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 65 | _ | _ | dB | | | Distortion in differential mode 333 ksps output | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | rate | $V_{DD\_HV\_ADV\_SD}$ | | | | | | | | GAIN = 1 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 68 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 2 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 74 | _ | | | | | | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | #### **ADC** modules Table 20. SDn ADC electrical specification (continued) | Symbol | Parameter | Conditions | | Value | | | |-------------------------------------|------------------------------------------------------|----------------------------------------------------|-----|-------|----------------|------| | Symbol | rarameter | Conditions | Min | Тур | Max | Unit | | | | GAIN = 4 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 80 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | $V_{DD\_HV\_ADV\_SD}$ | | | | | | | | GAIN = 8 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 77 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | $V_{DD\_HV\_ADV\_SD}$ | | | | | | | | GAIN = 16 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | THD <sub>SE150</sub> Total Harmonic | l . | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 68 | _ | _ | dB | | | Distortion in single ended mode 150 ksps output rate | $V_{DD_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 1 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 68 | _ | | | | | | $V_{DD_{HV\_ADR\_SD}} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 2 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 68 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 4 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 68 | _ | | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 8 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 68 | | | - | | | | | | | _ <del>_</del> | | | | | $V_{DD\_HV\_ADR\_DS} = V_{DD\_HV\_ADV\_SD}$ | | | | | | | | $G_{AIN} = 16$ | | | | | | | GAIN = ID | 1 | ı | | | | Table 20. SDn ADC electrical specification (continued) | Symbol | Parameter | Conditions | | Value | | Unit | |--------------------------|-------------------------------------------|----------------------------------------------------|------|-------|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | SINAD <sub>DIFF150</sub> | Signal to Noise | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 72 | _ | _ | dB | | | Distortion Ratio in differential mode 150 | $V_{DD\_HV\_ADR\_D} = V_{DD\_HV\_ADV\_D}$ | | | | | | | ksps output rate | GAIN = 1 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 72 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | $V_{DD\_HV\_ADV\_SD}$ | | | | | | | | GAIN = 2 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 69 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | $V_{DD\_HV\_ADV\_SD}$ | | | | | | | | GAIN = 4 | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 68.8 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 8 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 64.8 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | $V_{DD\_HV\_ADV\_SD}$ | | | | | | | | GAIN = 16 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | SINAD <sub>DIFF333</sub> | Signal to Noise | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 66 | _ | _ | dB | | | Distortion Ratio in differential mode 333 | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | ksps output rate | $V_{DD\_HV\_ADV\_SD}$ | | | | | | | | GAIN = 1 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 66 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | $V_{DD\_HV\_ADV\_SD}$ | | | | | | | | GAIN = 2 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 63 | _ | _ | 1 | | | | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | | $V_{DD\_HV\_ADV\_SD}$ | | | | | #### **ADC** modules Table 20. SDn ADC electrical specification (continued) | Symbol | Parameter | Conditions | | Value | | | |------------------------|----------------------------------------------------------------------------|----------------------------------------------------|-----|-------|-----|------| | | | Conditions | Min | Тур | Max | Unit | | | | GAIN = 4 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 62 | _ | _ | | | | | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 8 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 59 | _ | _ | | | | | V <sub>DD_HV_ADR_SD</sub> = | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 16 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | SINAD <sub>SE150</sub> | Signal to Noise Distortion Ratio in single ended mode 150 ksps output rate | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 66 | _ | _ | dB | | | | | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 1 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 66 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 2 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 63 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 4 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | 4.5 < V <sub>DD_HV_ADV_SD</sub> < 5.5 <sup>7</sup> | 62 | _ | _ | | | | | $V_{DD\_HV\_ADR\_SD} =$ | | | | | | | | V <sub>DD_HV_ADV_SD</sub> | | | | | | | | GAIN = 8 | | | | | | | | T <sub>J</sub> < 150 °C | | | | | | | | $4.5 < V_{DD\_HV\_ADV\_SD} < 5.5^7$ | 54 | _ | _ | | | | | $V_{DD\_HV\_ADR\_DS} =$ | | | | | | | | VDD_HV_ADR_DS - | | | | | | | | G <sub>AIN</sub> = 16 | | | | | | | | | | | | | | | | T <sub>J</sub> < 150 °C | | | | | Table 20. SDn ADC electrical specification (continued) | Symbol | Doromoto: | Conditions | | Value | | | |---------------------|---------------------------------------------------|-------------------------------------------------------------|------|-----------------------------|-------|------| | | Parameter | | Min | Тур | Max | Unit | | SFDR | Spurious free dynamic range | Any GAIN | 60 | _ | _ | dB | | Z <sub>DIFF</sub> | Differential input impedance <sup>8, 9</sup> | GAIN = 1 | 1000 | 1250 | 1500 | kΩ | | | | GAIN = 2 | 600 | 800 | 1000 | | | | | GAIN = 4 | 300 | 400 | 500 | | | | | GAIN = 8 | 200 | 250 | 300 | | | | | GAIN = 16 | 200 | 250 | 300 | | | Z <sub>CM</sub> | Common Mode input impedance <sup>9, 10</sup> | GAIN = 1 | 1400 | 1800 | 2200 | kΩ | | | | GAIN = 2 | 1000 | 1300 | 1600 | | | | | GAIN = 4 | 700 | 950 | 1150 | | | | | GAIN = 8 | 500 | 650 | 800 | - | | | | GAIN = 16 | 500 | 650 | 800 | | | R <sub>BIAS</sub> | Bare bias resistance | _ | 110 | 144 | 180 | kΩ | | ΔV <sub>INTCM</sub> | Common Mode input reference voltage <sup>11</sup> | _ | -12 | _ | +12 | % | | V <sub>BIAS</sub> | Bias voltage | _ | _ | VDD_<br>HV_<br>ADR_S<br>D/2 | _ | V | | δV <sub>BIAS</sub> | Bias voltage accuracy | _ | -2.5 | _ | +2.5 | % | | CMRR | Common mode rejection ratio | _ | 55 | _ | | dB | | _ | Anti-aliasing filter | External series resistance | _ | _ | 20 | kΩ | | | | Filter capacitances | 220 | _ | _ | pF | | $\delta_{RIPPLE}$ | Pass band ripple 12 | 0.333 * f <sub>ADCD_S</sub> | -1 | _ | 1 | % | | _ | Stop band attenuation | [0.5 * f <sub>ADCD_S</sub> ,<br>1.0 * f <sub>ADCD_S</sub> ] | 40 | _ | | dB | | | | [1.0 * f <sub>ADCD_S</sub> ,<br>1.5 * f <sub>ADCD_S</sub> ] | 45 | _ | _ | | | | | [1.5 * f <sub>ADCD_S</sub> , | 50 | _ | _ | | | | | 2.0 * f <sub>ADCD_S</sub> ]<br>[2.0 * f <sub>ADCD_S</sub> , | 55 | _ | _ | | | | | 2.5 * f <sub>ADCD_S</sub> ] | 60 | | | _ | | | Group dolor | [2.5 * f <sub>ADCD_S</sub> , f <sub>ADCD_M</sub> /2] | 60 | _ | _ | | | δ <sub>GROUP</sub> | Group delay | Within pass band – Tclk is 2/f <sub>ADCD_M</sub> | _ | _ | - | | | | | OSR = 24 | | _ | 235.5 | Tcll | | | | OSR = 28 | | _ | 275 | | | | | OSR = 32 | | _ | 314.5 | _ | | | | OSR = 36 | - | - | 354 | | #### **ADC** modules Table 20. SDn ADC electrical specification (continued) | Symbol | Parameter | Conditions | | Value | | Unit | |-----------------------|-----------------------------------------------|-------------------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | OSR = 40 | _ | _ | 393.5 | | | | | OSR = 44 | _ | _ | 433 | | | | | OSR = 48 | _ | _ | 472.5 | | | | | OSR = 56 | _ | _ | 551.5 | | | | | OSR = 64 | _ | _ | 630.5 | | | | | OSR = 72 | _ | <u> </u> | 709.5 | | | | | OSR = 75 | _ | _ | 696 | | | | | OSR = 80 | _ | <u> </u> | 788.5 | | | | | OSR = 88 | _ | <u> </u> | 867.5 | | | | | OSR = 96 | _ | <u> </u> | 946.5 | | | | | OSR = 112 | _ | <u> </u> | 1104.5 | | | | | OSR = 128 | _ | <b> </b> | 1262.5 | | | | | OSR = 144 | _ | <u> </u> | 1420.5 | | | | | OSR = 160 | _ | <b> </b> | 1578.5 | | | | | OSR = 176 | _ | _ | 1736.5 | | | | | OSR = 192 | _ | <u> </u> | 1894.5 | | | | | OSR = 224 | _ | <b> </b> | 2210.5 | | | | | OSR = 256 | _ | <b> </b> | 2526.5 | | | | | Distortion within pass band | -0.5/ | _ | +0.5/ | _ | | | | | f <sub>ADCD_S</sub> | | f <sub>ADCD_S</sub> | | | f <sub>HIGH</sub> | High pass filter 3dB frequency | Enabled | | 10e-5* | _ | _ | | +. | Start-up time from | | | f <sub>ADCD_S</sub> | 100 | | | t <sub>STARTUP</sub> | power down state | _ | - | _ | 100 | μs | | t <sub>LATENCY</sub> | Latency between input | HPF = ON | _ | _ | $\delta_{GROUP}$ | | | EMENOT | data and converted data | | | | + | | | | when input mux does note change <sup>13</sup> | | | | f <sub>ADCD_S</sub> | | | | | HPF = OFF | | _ | $\delta_{GROUP}$ | _ | | t <sub>SETTLING</sub> | Settling time after mux change | Analog inputs are muxed | _ | - | 2*δ | _ | | | Change | HPF = ON | | | GROUP + 3*f <sub>ADCD_</sub> | | | | | HPF = OFF | _ | _ | 2*δ | | | | | 1111 - 311 | | | GROUP + 2*f <sub>ADCD_</sub> | | | todrecovery | Overdrive recovery time | After input comes within range from | | | s<br>2*δ | | | ODRECOVERY | Overalive recovery time | saturation | | | GROUP + | | | | | HPF = ON | | | f <sub>ADCD_S</sub> | | | | | HPF = OFF | <u> </u> | <del> _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ _ </del> | 2*δ | | | | | | | | GROUP | | Table continues on the next page... | Symbol | Parameter | Conditions | Value | | | Unit | |---------------------|------------------------------------|-------------------------|-------|-----|-------------|-------| | Symbol | raiailletei | Conditions | Min | Тур | Max | Oille | | $C_{S\_D}$ | S/D ADC sampling capacitance after | GAIN = 1, 2, 4, 8 | _ | _ | 75*GAI<br>N | fF | | | sampling switch <sup>14</sup> | GAIN = 16 | _ | _ | 600 | fF | | I <sub>BIAS</sub> | Bias consumption | At least 1 ADCD enabled | _ | _ | 3.5 | mA | | I <sub>ADV_D</sub> | ADCD supply consumption | ADCD enabled | _ | 2.5 | 8 | mA | | ΣI <sub>ADR_D</sub> | Reference current for one SDADC | ADCD enabled | _ | 10 | 50 | μΑ | - 1. For input voltage above the maximum and below the clamp voltage of the input pad, there is no latch-up concern, and the signal will only be 'clipped'. - 2. VINP is the input voltage applied to the positive terminal of the SD ADC. - 3. VINM is the input voltage applied to the negative terminal of the SD ADC. - 4. For Gain=16, SDADC Resolution is 15 bit. - 5. Offset and gain error due to temperature drift can occur in either direction (+/-) for each of the SDADCs on the device. - 6. Calibration of gain is possible when gain = 1. Offset Calibration should be done with respect to $0.5*V_{DD\ HV\ ADR\ SD}$ for differential "differential mode" and single ended mode with negative input=0.5\*V<sub>DD\_HV\_ADR\_SD</sub> ". Offset Calibration should be done with respect to 0 for "single ended mode with negative input=0". Both Offset and Gain Calibration is guaranteed for +/-5% variation of $V_{DD\_HV\_ADR\_SD}$ , +/-10% variation of $V_{DD\_HV\_ADV\_SD}$ , +/-50 C temperature variation. - 7. S/D ADC is functional in the range $3.6V < V_{DD\ HV\ ADV\ SD} < 4.5V$ and $3.0V < V_{DD\ HV\ ADR\ SD} < 4.5\ V$ , SNR paramter degrades by 9 dB. - 8. Input impedance in differential mode $Z_{IN} = Z_{DIFF}$ - 9. Input impedance given at f<sub>ADCD M</sub> = 16 MHz. Impedance is inversely proportional to SDADC clock frequency. Z<sub>DIFF</sub> $(f_{ADCD\_M}) = (16 \text{ MHz} / f_{ADCD\_M}) * Z_{DIFF}, Z_{CM} (f_{ADCD\_M}) = (16 \text{ MHz} / f_{ADCD\_M}) * Z_{CM}.$ 10. Input impedance in single-ended mode $Z_{IN} = (2 * Z_{DIFF} * Z_{CM}) / (Z_{DIFF} + Z_{CM})$ - 11. V<sub>INTCM</sub> is the Common Mode input reference voltage for the SDADC. It has a nominal value of (V<sub>RH SD</sub> V<sub>RL SD</sub>) / 2. - 12. The ±1% passband ripple specification is equivalent to 20 \* log10 (0.99) = 0.873 dB. - 13. Propagation of the information from the pin to the register CDR[CDATA] and flags SFR[DFEF], SFR[DFFF] is given by the different modules that need to be crossed: delta/sigma filters, high pass filter, fifo module, clock domain synchronizers. The time elapsed between data availability at pin and internal S/D module registers is given by the following formula: REGISTER LATENCY = t<sub>LATENCY</sub> + 0.5/f<sub>ADCD S</sub> + 2 (~+1)/f<sub>ADCD M</sub> + 2(~+1)/f<sub>PBRIDGEx CLK</sub> where f<sub>ADCD S</sub> is the afterdecimation ADC output data rate, fADCD\_M/2 is the modulator sampling rate and fPBRIDGEx\_CLK is the frequency of the peripheral bridge clock feeds to the ADC S/D module. The (~+1) symbol refers to the number of clock cycles uncertainty (from 0 to 1 clock cycle) to be added due to resynchronization of the signal during clock domain crossing. Some further latency may be added by the target module (core, DMA, interrupt) controller to process the data received from the ADC S/D module. - 14. This capacitance does not include pin capacitance, that can be considered together with external capacitance, before sampling switch. #### Temperature sensor The following table describes the temperature sensor electrical characteristics. LVDS fast asynchronous serial transmission (LFAST) pad electrical characteristics Table 21. Temperature sensor electrical characteristics | Symbol | Parameter | Conditions - | | Unit | | | |-------------------|---------------------------------------|--------------|-----|------|-----|-------| | Syllibol | | Conditions | Min | Тур | Max | Oiiit | | _ | Junction temperature monitoring range | _ | -40 | _ | 150 | °C | | T <sub>SENS</sub> | Sensitivity | _ | _ | 5.18 | _ | mV/°C | | T <sub>ACC</sub> | Accuracy | _ | -7 | _ | 7 | °C | ## 13 LVDS fast asynchronous serial transmission (LFAST) pad electrical characteristics The LFAST pad electrical characteristics apply to both the LFAST and high-speed debug serial interfaces on the device. The same LVDS pad is used for the Microsecond Channel (MSC) and DSPI LVDS interfaces, with different characteristics given in the following tables. ### 13.1 LFAST interface timing diagrams Figure 12. LFAST timing definition #### LVDS fast asynchronous serial transmission (LFAST) pad electrical characteristics Figure 13. Power-down exit time Figure 14. Rise/fall time ## 13.2 LFAST and MSC /DSPI LVDS interface electrical characteristics The following table contains the electrical characteristics for the LFAST interface. The LVDS pad electrical characteristics in this table apply to both the LFAST and High-speed Debug (HSD) LVDS pad, and the MSC/DSPI LVDS pad except where noted in the conditions. All LVDS pad electrical characteristics are valid from -40 °C to 150 °C. Table 22. LVDS pad startup and receiver electrical characteristics | Cumbal | Davamatav | Conditions | | Value | | 11 | |------------------------|-------------------------------------------------------------------|---------------------------------------------|-------------------|----------|------------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | t <sub>PD2NM_TX</sub> | Transmitter startup time (power down to normal mode) <sup>1</sup> | _ | _ | 0.4 | 0.55 | μs | | t <sub>SM2NM_TX</sub> | Transmitter startup time (sleep mode to normal mode) <sup>2</sup> | Not applicable to the MSC/<br>DSPI LVDS pad | _ | 0.2 | 0.5 | μs | | t <sub>PD2NM_RX</sub> | Receiver startup time (power down to normal mode) <sup>3</sup> | _ | _ | 20 | 40 | ns | | t <sub>PD2SM_RX</sub> | Receiver startup time (power down to sleep mode) <sup>4</sup> | Not applicable to the MSC/<br>DSPI LVDS pad | _ | 20 | 50 | ns | | I <sub>LVDS_BIAS</sub> | LVDS bias current consumption | Tx or Rx enabled | _ | _ | 0.95 | mA | | | TRANSMISSION | LINE CHARACTERISTICS ( | PCB Track | <u> </u> | | | | Z <sub>0</sub> | Transmission line characteristic impedance | _ | 47.5 | 50 | 52.5 | Ω | | $Z_{DIFF}$ | Transmission line differential impedance | _ | 95 | 100 | 105 | Ω | | | - | RECEIVER | | - | | ' | | V <sub>ICOM</sub> | Common mode voltage | _ | 0.15 <sup>5</sup> | _ | 1.6 <sup>6</sup> | V | | $ \Delta_{VI} $ | Differential input voltage | _ | 100 | _ | _ | mV | | V <sub>HYS</sub> | Input hysteresis | _ | 25 | _ | _ | mV | | R <sub>IN</sub> | Terminating resistance | V <sub>DD_HV_IO</sub> = 5.0 V ± 10% | 80 | 100 | 120 | Ω | | | | V <sub>DD_HV_IO</sub> = 3.3 V ± 10% | 80 | 115 | 150 | Ω | | C <sub>IN</sub> | Differential input capacitance <sup>7</sup> | _ | _ | 3.5 | 6.0 | pF | | I <sub>LVDS_RX</sub> | Receiver DC current consumption | Enabled | _ | | 0.5 | mA | - Total transmitter startup time from power down to normal mode is t<sub>STRT\_BIAS</sub> + t<sub>PD2NM\_TX</sub> + 2 peripheral bridge clock periods. The LFAST and High-Speed Debug LFAST pad electrical characteristics are based on worst case internal capacitance values. - Total transmitter startup time from sleep mode to normal mode is t<sub>SM2NM\_TX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode. All LFAST and High-Speed Debug LVDS pad electrical characteristics are valid from -40 °C to 150 °C. - 3. Total receiver startup time from power down to normal mode is $t_{STRT\_BIAS} + t_{PD2NM\_RX} + 2$ peripheral bridge clock periods. - 4. Total receiver startup time from power down to sleep mode is t<sub>PD2SM\_RX</sub> + 2 peripheral bridge clock periods. Bias block remains enabled in sleep mode. - 5. Absolute min = 0.15 V (285 mV/2) = 0 V - 6. Absolute max = 1.6 V + (285 mV/2) = 1.743 V - 7. Total internal capacitance including receiver and termination, co-bonded GPIO pads, and package contributions. Table 23. LFAST transmitter electrical characteristics | Symbol | Devemeter | Conditions | | Unit | | | |--------------------|----------------------------------------------------------------|------------|------|------|------|------| | | Parameter | Conditions | Min | Тур | Max | Unit | | f <sub>DATA</sub> | Data rate | _ | _ | _ | 320 | Mbps | | Vos | Common mode voltage | _ | 1.08 | _ | 1.32 | V | | IV <sub>OD</sub> I | Differential output voltage swing (terminated) <sup>1, 2</sup> | _ | 100 | 200 | 285 | mV | | t <sub>TR</sub> | Rise/Fall time (10%–90% of swing) 3, 4 | _ | 0.26 | _ | 1.5 | ns | Table continues on the next page... 43 LVDS fast asynchronous serial transmission (LFAST) pad electrical characteristics Table 23. LFAST transmitter electrical characteristics (continued) | Symbol | Parameter | Conditions | | Unit | | | |----------------------|------------------------------------------------------------|----------------------------------|-----|------|------|----| | Syllibol | | Conditions | Min | Тур | Max | | | C <sub>L</sub> | External lumped differential load capacitance <sup>1</sup> | $V_{DD\_HV\_IO} = 4.5 \text{ V}$ | _ | _ | 10.0 | pF | | | | $V_{DD\_HV\_IO} = 3.0 \text{ V}$ | _ | _ | 8.5 | | | I <sub>LVDS_TX</sub> | Transmitter DC current consumption | Enabled | _ | _ | 3.2 | mA | - 1. Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in the figure below. - 2. Valid for maximum external load C<sub>1</sub>. - The LFAST and High-Speed Debug LFAST pad electrical characteristics are based on worst case internal capacitance values. - 4. All LFAST and High-Speed Debug LVDS pad electrical characteristics are valid from -40 °C to 150 °C. The MSC and DSPI LVDS pad electrical characteristics are based on the application circuit and typical worst case internal capacitance values given in Figure 14. All MSC and DSPI LVDS pad electrical characteristics are valid from -40 °C to 150 °C. Table 24. MSC/DSPI LVDS transmitter electrical characteristics | Symbol | Parameter | Conditions | | Unit | | | |----------------------|----------------------------------------------------------------|----------------------------------|------|------|------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Oill | | | Data Rate | | | | | | | f <sub>DATA</sub> | Data rate | _ | _ | _ | 80 | Mbps | | Vos | Common mode voltage | _ | 1.08 | _ | 1.32 | V | | I <sub>VOD</sub> I | Differential output voltage swing (terminated) <sup>1, 2</sup> | _ | 150 | 200 | 400 | mV | | t <sub>TR</sub> | Rise/Fall time (10%–90% of swing) 3, 4 | _ | 0.8 | _ | 5.7 | ns | | C <sub>L</sub> | External lumped differential load capacitance <sup>3</sup> | $V_{DD\_HV\_IO} = 4.5 \text{ V}$ | _ | _ | 40 | pF | | | | $V_{DD\_HV\_IO} = 3.0 \text{ V}$ | _ | _ | 30 | | | I <sub>LVDS_TX</sub> | Transmitter DC current consumption | Enabled | _ | _ | 4.0 | mA | - 1. Valid for maximum data rate f<sub>DATA</sub>. Value given is the capacitance on each terminal of the differential pair, as shown in the figure below. - 2. Valid for maximum external load C<sub>L</sub>. - 3. The LFAST and High-Speed Debug LFAST pad electrical characteristics are based on worst case internal capacitance values. - 4. All LFAST and High-Speed Debug LVDS pad electrical characteristics are valid from -40 °C to 150 °C. #### NOTE For optimum LVDS performance, it is recommended to set the neighbouring GPIO pads to use Weak Drive. Figure 15. LVDS pad external load diagram #### **LFAST PLL electrical characteristics** The following table contains the electrical characteristics for the LFAST PLL. The specifications in this table apply to both the interprocessor bus and debug LFAST interfaces. | Cumbal | Dava matau | Conditions | | | | | |---------------------|--------------------------------------------|------------------------------|-----|------------------|-----|------| | Symbol | Parameter | Conditions | Min | Nominal | Max | Unit | | f <sub>RF_REF</sub> | PLL reference clock frequency | _ | 10 | _ | 26 | MHz | | ERR <sub>REF</sub> | PLL reference clock frequency error | _ | -1 | _ | 1 | % | | D <sub>CREF</sub> | PLL reference clock duty cycle | _ | 45 | _ | 55 | % | | PN | Integrated phase noise (single side band) | f <sub>RF_REF</sub> = 20 MHz | _ | _ | -58 | dBc | | | | f <sub>RF_REF</sub> = 10 MHz | _ | _ | -64 | | | f <sub>VCO</sub> | PLL VCO frequency | _ | _ | 640 <sup>1</sup> | _ | MHz | | t <sub>LOCK</sub> | PLL phase lock <sup>2</sup> | _ | _ | _ | 40 | μs | | ΔPER <sub>REF</sub> | Input reference clock single period jitter | Single period, | _ | _ | 300 | ps | | | (peak to peak) | f <sub>RF REF</sub> = 10 MHz | | | | | Table 25. LFAST PLL electrical characteristics Table continues on the next page... SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 **NXP Semiconductors** Table 25. LFAST PLL electrical characteristics (continued) | Symbol | Parameter | Conditions | | Unit | | | |---------------------|-----------------------------------------------|------------------------------|------|---------|-----|-------| | | | Conditions | Min | Nominal | Max | Offic | | | | Long term, | -500 | _ | 500 | ps | | | | f <sub>RF_REF</sub> = 10 MHz | | | | | | ΔPER <sub>EYE</sub> | Output Eye Jitter (peak to peak) <sup>3</sup> | _ | _ | 550 | _ | ps | - The 640 MHz frequency is achieved with a 10 MHz or 20 MHz reference clock. With a 26 MHz reference, the VCO frequency is 624 MHz. - 2. The time from the PLL enable bit register write to the start of phase locks is maximum 2 clock cycles of the peripheral bridge clock that is connected to the PLL on the device. - Measured at the transmitter output across a 100 Ohm termination resistor on a device evaluation board. Refer to the figure below. Figure 16. LFAST output 'eye' diagram #### 15 Aurora LVDS electrical characteristics The following table describes the Aurora LVDS electrical characteristics. All Aurora electrical characteristics are valid from -40 °C to 150 °C. All specifications valid for maximum transmit data rate F<sub>TX</sub>. Table 26. Aurora LVDS electrical characteristics | Cumbal | Parameter | Conditions | | Value <sup>1</sup> | | Unit | |-------------------------|-------------------------------------------------------------|--------------------------------------|------------|--------------------|------------------|------| | Symbol | Farameter | Conditions | Min | Тур | Max | | | | Tı | ransmitter | | | - | | | F <sub>TX</sub> | Transmit Data Rate | _ | _ | _ | 1.25 | Gbps | | IV <sub>OD_LVDS</sub> I | Differential output voltage swing (terminated) <sup>2</sup> | _ | 400 | 600 | 800 | mV | | t <sub>TR_LVDS</sub> | Rise/Fall time (10%–90% of swing) | _ | 60 | _ | _ | ps | | R <sub>TV_L</sub> | Differential Terminating resistance | _ | 81 | 100 | 120 | Ω | | T <sub>Loss</sub> | Transmission Line Loss due to loading effects | _ | _ | _ | 100 <sup>3</sup> | dB | | | Transmission line | characteristics (PCB track | <b>(</b> ) | | | | | L <sub>LINE</sub> | Transmission line length | _ | _ | _ | 20 | cm | | Z <sub>LINE</sub> | Transmission line characteristic impedance | _ | 45 | 50 | 55 | Ω | | C <sub>AC</sub> | External AC Coupling Capacitance | Values are nominal, valid up to ±50% | 100 | _ | 270 | pF | | | | Receiver | | | | | | F <sub>RX</sub> | Receive Data Rate | _ | _ | _ | 1.25 | GHz | | lΔ <sub>VI_L</sub> l | Differential input voltage | _ | 200 | _ | 1000 | mV | | R <sub>RV_L</sub> | Terminating resistance | V <sub>DD_HV_IO_BD</sub> = 5V ±10% | 81 | 100 | 120 | Ω | <sup>1.</sup> All specifications valid for maximum transmit data rate $F_{TX}$ . ### 16 Power management PMC POR LVD sequencing #### 16.1 Power management electrical characteristics The power management module monitors the different power supplies. It also generates the internal supplies that are required for correct device functionality. The power management is supplied by the $V_{DD\ HV\ PMC}$ supply. #### 16.1.1 Recommended power transistors The following NPN transistors are recommended for use with the on-chip voltage regulator controller: ON Semiconductor NJD2873. The collector of the external transistor is preferably connected to the same voltage supply source as the $V_{DD\_HV\_PMC}$ pin. SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 <sup>2.</sup> The minimum value of 400 mV is only valid for differential resistance ( $R_{V_{\perp}}$ ) = 99 ohm to 101 ohm. The differential output voltage swing tracks with the value of $R_{V_{\perp}}$ . <sup>3.</sup> Transimission line loss maximum value is specified for the maximum drive level of the Aurora transmit pad. #### Power management PMC POR LVD sequencing The following table describes the characteristics of the power transistors. Table 27. Recommended operating characteristics | Symbol | Parameter | Value | Unit | |---------------------|-----------------------------------------|--------|------| | h <sub>FE</sub> | DC current gain (Beta) | 60-550 | _ | | P <sub>D</sub> | Absolute minimum power dissipation | 1.60 | W | | I <sub>CMaxDC</sub> | Maximum DC collector current | 2.0 | Α | | VCE <sub>SAT</sub> | Collector to emitter saturation voltage | 300 | mV | | V <sub>BE</sub> | Base to emitter voltage | 0.95 | V | | V <sub>C</sub> | Minimum voltage at transistor collector | 2.5 | V | ## 16.1.2 Power management integration In order to ensure correct functionality of the device, it is recommended to follow the integration scheme shown below. Figure 17. Recommended supply pin circuits The following table describes the supply stability capacitances required on the device for proper operation. Table 28. Device power supply integration | Symbol | Parameter | Conditions | | Value <sup>1</sup> | | Unit | |------------------------|--------------------------------------------------------------------------|------------|-----|--------------------|-----|------| | Symbol | Farameter | Conditions | Min | Тур | Max | Onit | | C <sub>LV</sub> | Minimum V <sub>DD_LV</sub> external bulk capacitance- | _ | 4.7 | _ | _ | μF | | C <sub>HV_PMC</sub> | Minimum V <sub>DD_HV_PMC</sub> external bulk capacitance <sup>2, 4</sup> | _ | 4.7 | _ | _ | μF | | C <sub>HV_IO</sub> | Minimum VDD_HV_IO external capacitance <sup>2</sup> | _ | 4.7 | _ | _ | μF | | C <sub>HV_FLA</sub> | Minimum V <sub>DD_HV_FLA</sub> external capacitance, 5 | _ | | 2.0 | | μF | | C <sub>HV_ADC_SA</sub> | Minimum V <sub>DD_HV_ADV_SAR</sub> external capacitance <sup>, 6</sup> | | 10 | _ | _ | μF | Table continues on the next page... SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 **NXP Semiconductors** Table 28. Device power supply integration (continued) | Symbol | Parameter | Conditions | Value <sup>1</sup> | | Unit | | |------------------------|-----------------------------------------------------------|------------|--------------------|-------------|------|----| | | r al allietei | Conditions | Min | Min Typ Max | Max | 0 | | C <sub>HV_ADC_SD</sub> | Minimum V <sub>DD_HV_ADV_SD</sub> external capacitance, 7 | | 1 | 2.2 | _ | μF | - 1. See the above figure for capacitor integration. - 2. Recommended X7R or X5R ceramic low ESR capacitors, ±15% variation over process, voltage, temperature, and aging. - Each V<sub>DD\_LV</sub> pin requires both a 47nF and 0.01μF capacitor for high-frequency bypass and EMC requirements. Remaining capacitance to meet minimum CLV requirement should be placed near the emitter of NPN ballast (if using internal regulation mode), or it should be evenly distributed across VDD\_LV pins (if using external regulation mode). - 4. Each V<sub>DD HV PMC</sub> pin requires both a 47nF and 0.01µF capacitor for high-frequency bypass and EMC requirements. - 5. The recommended flash regulator composition capacitor is $1.5\mu F$ typical X7R or X5R, with -50% and +35% as min and max. This puts the min cap at $0.75 \mu F$ . - For noise filtering it is recommended to add high frequency bypass capacitors of three each 0.1 μF and three each 1nF between V<sub>DD\_HV\_ADV\_SAR</sub> and V<sub>SS\_HV\_ADV\_SAR</sub>. These capacitors need to be placed very close to the MCU pins/balls to have minimum PCB routing between pin/ball and the capacitors. - 7. For noise filtering it is recommended to add a high frequency bypass capacitance of 0.1 $\mu$ F between $V_{DD\_HV\_ADV\_SD}$ and $V_{SS\ HV\ ADV\ SD}$ . #### 16.1.3 Regulator example for the NJD2873 transistor Figure 18. Regulator example 51 ## 16.1.4 Regulator example for the 2SCR574d transistor Figure 19. Regulator example ## 16.1.5 Device voltage monitoring The LVD/HVDs for the device and their levels are given in the following table. Voltage monitoring threshold definition is provided in the following figure. #### Power management PMC POR LVD sequencing Figure 20. Voltage monitor threshold definition For V<sub>DD\_LV</sub> levels, a maximum of 30 mV IR drop is incurred from the pin to all sinks on the die. For other LVD, the IR drop is estimated by multiplying the supply current by 0.5 ohm. LVD is released after t<sub>VDRELEASE</sub> temporization when upper threshold is crossed, LVD is asserted t<sub>VDASSERT</sub> after detection when lower threshold is crossed. HVD is released after $t_{VDRELEASE}$ temporization when lower threshold is crossed, HVD is asserted $t_{VDASSERT}$ after detection when upper threshold is crossed. Configuration Value Trim Mas Pow Min Typ Max Unit **Symbol** Conditions **Parameter** bits k . Up Opt. POR085\_c1 LV internal supply power on Rising voltage (power up) N/A No 870 920 970 $\mathsf{mV}$ Enab reset Falling voltage (power down) 900 950 Table 29. Voltage monitor electrical characteristics Table continues on the next page... 52 NXP Semiconductors Table 29. Voltage monitor electrical characteristics (continued) | | | | Cor | figura | tion | | Value | | | |------------------------|--------------------------------------------------|------------------------------|-------------------------------|--------|------|------|-------|------|----------------------| | Symbol | Parameter | Conditions | Trim Mas Pow bits k . Up Opt. | | | Min | Тур | Max | Unit | | POR098_c | LV internal supply power on | Rising voltage (power up) | N/A | No | Enab | 960 | 1010 | 1060 | mV | | | reset | Falling voltage (power down) | | | - | 940 | 990 | 1040 | | | LVD_core_ | LV internal <sup>2</sup> supply low voltage | Rising voltage (trimmed) | 6bit | No | Enab | 1146 | 1169 | 1193 | mV | | hot | monitoring | Falling voltage (trimmed) | | | | 1146 | 1169 | 1193 | | | LVD_core_ | LV external <sup>3</sup> supply low voltage | Rising voltage | 6bit | Yes | Disa | 1161 | 1185 | 1208 | mV | | cold | monitoring | Falling voltage | | | b. | 1161 | 1185 | 1208 | | | HVD_core | 11,3 | Rising voltage | 6bit | Yes | Disa | 1353 | 1395 | 1438 | mV | | | voltage monitoring | Falling voltage | | | b. | 1343 | 1385 | 1438 | | | LVD_HV | HV internal supply low voltage | Rising voltage (trimmed) | 6bit | No | Enab | 3300 | 3400 | 3500 | mV | | | monitoring | Falling voltage (trimmed) | | | | 3270 | 3370 | 3470 | | | HVD_HV | HV internal supply high voltage | Rising voltage | 6bit | Yes | Disa | 5530 | 5700 | 5870 | mV | | | monitoring | Falling voltage | | | b. | 5500 | 5670 | 5840 | | | LVD_IO | Main IO and RC oscillator | Rising voltage (trimmed) | 6bit | No | Enab | 3300 | 3400 | 3500 | mV | | | supply voltage monitoring | Falling voltage (trimmed) | | | | 3270 | 3370 | 3470 | | | LVD_SAR | SAR ADC supply low voltage | Rising voltage | 6bit | Yes | Disa | 2820 | 2910 | 3000 | mV | | | monitoring | Falling voltage | | | b. | 2790 | 2880 | 2970 | mV<br>mV<br>mV<br>mV | | t <sub>VDASSERT</sub> | Voltage detector threshold crossing assertion | _ | _ | _ | _ | 0.1 | _ | 2.0 | μs | | t <sub>VDRELEASE</sub> | Voltage detector threshold crossing de-assertion | _ | _ | _ | _ | 5 | _ | 20 | μs | <sup>1.</sup> POR085\_c and POR096\_c threshold are untrimmed value, before the completion of the power-up sequence. All other LVD/HVD thresholds are provided after trimming. #### 16.1.6 Power up/down sequencing The following shows the constraints and relationships for the different power supplies. Figure 21. Device supply relation during power-up/power-down sequence SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 <sup>2.</sup> LV internal supply levels are measured on device internal supply grid after internal voltage drop. <sup>3.</sup> LV external supply levels are measured on the die size of the package bond wire after package voltage drop. #### Flash memory specifications Each column indicates that the corresponding supply is 0 and the other supplies are UP. For example, the "Amps" cell in the " $V_{DD\_HV\_ADV\_SD}$ =0" column shows that when $V_{DD\_HV\_ADR\_SD}$ supply is 0 and all other supplies are UP, this supply has a current in Amp flowing into $V_{DD\_HV\_ADR\_SD}$ . ## 17 Flash memory specifications # 17.1 Flash memory program and erase specifications NOTE All timing, voltage, and current numbers specified in this section are defined for a single embedded flash memory within an SoC, and represent average currents for given supplies and operations. Table 30 shows the estimated Program/Erase times. Table 30. Flash memory program and erase specifications | Symbol | Characteristic <sup>1</sup> | Typ <sup>2</sup> | | ctory<br>nming <sup>3, 4</sup> | F | Field Update | | Unit | |----------------------|------------------------------------|------------------|-------------------------------|---------------------------------|----------------------------------------|----------------|---------------------|------| | | | | Initial<br>Max | Initial<br>Max, Full<br>Temp | Typical<br>End of<br>Life <sup>5</sup> | Lifeti | me Max <sup>6</sup> | | | | | | 20°C ≤T <sub>A</sub><br>≤30°C | -40°C ≤T <sub>J</sub><br>≤150°C | -40°C ≤T <sub>J</sub><br>≤150°C | ≤ 1,000 cycles | ≤ 250,000 cycles | | | t <sub>dwpgm</sub> | Doubleword (64 bits) program time | 43 | 100 | 150 | 55 | 500 | | μs | | t <sub>ppgm</sub> | Page (256 bits) program time | 73 | 200 | 300 | 108 | 500 | | μs | | t <sub>qppgm</sub> | Quad-page (1024 bits) program time | 268 | 800 | 1,200 | 396 | 2,000 | | μs | | t <sub>16kers</sub> | 16 KB Block erase time | 168 | 290 | 320 | 250 | 1,000 | | ms | | t <sub>16kpgm</sub> | 16 KB Block program time | 34 | 45 | 50 | 40 | 1,000 | | ms | | t <sub>32kers</sub> | 32 KB Block erase time | 217 | 360 | 390 | 310 | 1,200 | | ms | | t <sub>32kpgm</sub> | 32 KB Block program time | 69 | 100 | 110 | 90 | 1,200 | | ms | | t <sub>64kers</sub> | 64 KB Block erase time | 315 | 490 | 590 | 420 | 1,600 | | ms | | t <sub>64kpgm</sub> | 64 KB Block program time | 138 | 180 | 210 | 170 | 1,600 | | ms | | t <sub>256kers</sub> | 256 KB Block erase time | 884 | 1,520 | 2,030 | 1,080 | 4,000 | _ | ms | | t <sub>256kpgm</sub> | 256 KB Block program time | 552 | 720 | 880 | 650 | 4,000 | _ | ms | <sup>1.</sup> Program times are actual hardware programming times and do not include software overhead. Block program times assume quad-page programming. <sup>2.</sup> Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations. <sup>3.</sup> Conditions: ≤ 150 cycles, nominal voltage. <sup>4.</sup> Plant Programing times provide guidance for timeout limits used in the factory. - 5. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations. - 6. Conditions: $-40^{\circ}$ C $\leq T_{J} \leq 150^{\circ}$ C, full spec voltage. ## 17.2 Flash memory Array Integrity and Margin Read specifications Table 31. Flash memory Array Integrity and Margin Read specifications | Symbol | Characteristic | Min | Typical | Max <sup>1</sup> | Units 2 | |------------------------|---------------------------------------------------------------|--------|---------|------------------------------|---------| | t <sub>ai16kseq</sub> | Array Integrity time for sequential sequence on 16 KB block. | _ | _ | 512 x<br>Tperiod x<br>Nread | _ | | t <sub>ai32kseq</sub> | Array Integrity time for sequential sequence on 32 KB block. | _ | _ | 1024 x<br>Tperiod x<br>Nread | _ | | t <sub>ai64kseq</sub> | Array Integrity time for sequential sequence on 64 KB block. | _ | _ | 2048 x<br>Tperiod x<br>Nread | _ | | tai256kseq | Array Integrity time for sequential sequence on 256 KB block. | _ | _ | 8192 x<br>Tperiod x<br>Nread | _ | | t <sub>mr16kseq</sub> | Margin Read time for sequential sequence on 16 KB block. | 73.81 | _ | 110.7 | μs | | t <sub>mr32kseq</sub> | Margin Read time for sequential sequence on 32 KB block. | 128.43 | _ | 192.6 | μs | | t <sub>mr64kseq</sub> | Margin Read time for sequential sequence on 64 KB block. | 237.65 | _ | 356.5 | μs | | t <sub>mr256kseq</sub> | Margin Read time for sequential sequence on 256 KB block. | 893.01 | _ | 1,339.5 | μs | - 1. Array Integrity times need to be calculated and is dependent on system frequency and number of clocks per read. The equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and Nread (which is the number of clocks required for read, including pipeline contribution. Thus for a read setup that requires 6 clocks to read with no pipeline, Nread would equal 6. For a read setup that requires 6 clocks to read, and has the address pipeline set to 2, Nread would equal 4 (or 6 2).) - 2. The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate. ## 17.3 Flash memory module life specifications Table 32. Flash memory module life specifications | Symbol | Characteristic | Conditions | Min | Typical | Units | |------------------|------------------------------------------------------------------------------------------|-----------------------------------|---------|---------|---------------| | Array P/E cycles | Number of program/erase cycles per block for 16 KB, 32 KB and 64 KB blocks. <sup>1</sup> | _ | 250,000 | _ | P/E<br>cycles | | | Number of program/erase cycles per block for 256 KB blocks. <sup>2</sup> | _ | 1,000 | 250,000 | P/E<br>cycles | | Data retention | Minimum data retention. | Blocks with 0 - 1,000 P/E cycles. | 50 | _ | Years | Table continues on the next page... SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 Table 32. Flash memory module life specifications (continued) | Symbol | Characteristic | Conditions | Min | Typical | Units | |--------|----------------|---------------------------------|-----|---------|-------| | | | Blocks with 100,000 P/E cycles. | 20 | _ | Years | | | | Blocks with 250,000 P/E cycles. | 10 | _ | Years | - 1. Program and erase supported across standard temperature specs. - 2. Program and erase supported across standard temperature specs. ## 17.4 Data retention vs program/erase cycles Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure. The spec window represents qualified limits. The extrapolated dotted line demonstrates technology capability, however is beyond the qualification limits. ## 17.5 Flash memory AC timing specifications Table 33. Flash memory AC timing specifications | Symbol | Characteristic | Min | Typical | Max | Units | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----------------------------------------|--------------------------------------------------|-------| | t <sub>psus</sub> | Time from setting the MCR-PSUS bit until MCR-DONE bit is set to a 1. | _ | 9.4 | 11.5 | μs | | | | | plus four<br>system<br>clock<br>periods | plus four<br>system<br>clock<br>periods | | | t <sub>esus</sub> | Time from setting the MCR-ESUS bit until MCR-DONE bit is set | _ | 16 | 20.8 | μs | | | to a 1. | | plus four<br>system<br>clock<br>periods | plus four<br>system<br>clock<br>periods | | | t <sub>res</sub> | Time from clearing the MCR-ESUS or PSUS bit with EHV = 1 until DONE goes low. | _ | _ | 100 | ns | | t <sub>done</sub> | Time from 0 to 1 transition on the MCR-EHV bit initiating a program/erase until the MCR-DONE bit is cleared. | _ | - | 5 | ns | | t <sub>dones</sub> | Time from 1 to 0 transition on the MCR-EHV bit aborting a | _ | 16 | 20.8 | μs | | | program/erase until the MCR-DONE bit is set to a 1. | | plus four<br>system<br>clock<br>periods | plus four<br>system<br>clock<br>periods | | | t <sub>drcv</sub> | Time to recover once exiting low power mode. | 16 | _ | 45 | μs | | | | plus seven<br>system<br>clock<br>periods. | | plus seven<br>system<br>clock<br>periods | | | t <sub>aistart</sub> | Time from 0 to 1 transition of UT0-AIE initiating a Margin Read or Array Integrity until the UT0-AID bit is cleared. This time also applies to the resuming from a suspend or breakpoint by clearing AISUS or clearing NAIBP | _ | _ | 5 | ns | | t <sub>aistop</sub> | Time from 1 to 0 transition of UT0-AIE initiating an Array Integrity abort until the UT0-AID bit is set. This time also applies to the UT0-AISUS to UT0-AID setting in the event of a Array Integrity suspend request. | _ | _ | 80<br>plus fifteen<br>system<br>clock<br>periods | ns | | t <sub>mrstop</sub> | Time from 1 to 0 transition of UT0-AIE initiating a Margin Read abort until the UT0-AID bit is set. This time also applies to the UT0-AISUS to UT0-AID setting in the event of a Margin Read suspend request. | 10.36<br>plus four<br>system<br>clock<br>periods | _ | 20.42<br>plus four<br>system<br>clock<br>periods | μs | #### 17.6 Flash read wait state and address pipeline control settings Table 34 describes the recommended RWSC and APC settings at various operating frequencies based on specified intrinsic flash access times of the C55FMC array at 150 °C. Table 34. Flash Read Wait State and Address Pipeline Control Guidelines | Operating Frequency f <sub>SYS</sub> | RWSC | APC | Flash read latency on mini-<br>cache miss (# of f <sub>SYS</sub> clock<br>periods) | Flash read latency on mini-<br>cache hit (# of f <sub>SYS</sub> clock<br>periods) | |--------------------------------------|------|-----|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | 30 MHz | 0 | 0 | 3 | 1 | | 100 MHz | 2 | 1 | 5 | 1 | | 133 MHz | 3 | 1 | 6 | 1 | | 167 MHz | 4 | 1 | 7 | 1 | | 200 MHz | 5 | 2 | 8 | 1 | ## 18 AC specifications ## 18.1 Debug and calibration interface timing ## 18.1.1 JTAG interface timing These specifications apply to JTAG boundary scan only. See Table 36 for functional specifications. Table 35. JTAG pin AC electrical characteristics | <b> </b> | Cymbol | Characteristic | Value | | Unit | |----------|---------------------------------------|---------------------------|-------|-----------------|------| | # | Symbol | Characteristic | Min | Max | 0 | | 1 | t <sub>JCYC</sub> | TCK cycle time | 100 | _ | ns | | 2 | t <sub>JDC</sub> | TCK clock pulse width | 40 | 60 | ns | | 3 | t <sub>TCKRISE</sub> | TCK rise and fall times | _ | 3 | ns | | 4 | t <sub>TMSS</sub> , t <sub>TDIS</sub> | TMS, TDI data setup time | 5 | | ns | | 5 | t <sub>TMSH</sub> , t <sub>TDIH</sub> | TMS, TDI data hold time | 5 | _ | ns | | 6 | t <sub>TDOV</sub> | TCK low to TDO data valid | _ | 16 <sup>1</sup> | ns | Table continues on the next page... Table 35. JTAG pin AC electrical characteristics (continued) | # | Symbol | Characteristic | Va | lue | Unit | |----|---------------------|--------------------------------------------------------|-----|------------------|-------| | " | Symbol | Characteristic | Min | Max | Oilit | | 7 | t <sub>TDOI</sub> | TCK low to TDO data invalid | 0 | _ | ns | | 8 | t <sub>TDOHZ</sub> | TCK low to TDO high impedance | | 15 | ns | | 9 | t <sub>JCMPPW</sub> | JCOMP assertion time | 100 | _ | ns | | 10 | t <sub>JCMPS</sub> | JCOMP setup time to TCK low | 40 | _ | ns | | 11 | t <sub>BSDV</sub> | TCK falling edge to output valid | _ | 600 <sup>2</sup> | ns | | 12 | t <sub>BSDVZ</sub> | TCK falling edge to output valid out of high impedance | | 600 | ns | | 13 | t <sub>BSDHZ</sub> | TCK falling edge to output high impedance | _ | 600 | ns | | 14 | t <sub>BSDST</sub> | Boundary scan input valid to TCK rising edge | 15 | _ | ns | | 15 | t <sub>BSDHT</sub> | TCK rising edge to boundary scan input invalid | 15 | _ | ns | - 1. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay. - 2. Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay. Figure 22. JTAG test clock input timing #### **AC** specifications Figure 23. JTAG test access port timing Figure 24. JTAG JCOMP timing Figure 25. JTAG boundary scan timing #### 18.1.2 Nexus interface timing Nexus timing specified for the whole $V_{DD\_LV}$ and $V_{DD\_HV\_IO}$ dynamic, $T_A = T_L$ to $T_H$ , and maximum loading per pad type as specified in the I/O section of the data sheet. Value Unit **Symbol** Characteristic Min Max **EVTI** Pulse Width 4 t<sub>CYC</sub>, 1 t<sub>EVTIPW</sub> 2 EVTO Pulse Width 40 ns t<sub>EVTOPW</sub> 4<sup>2</sup>, <sup>3</sup> 3 TCK cycle time t<sub>CYC</sub><sup>1</sup> $t_{\mathsf{TCYC}}$ Absolute minimum TCK cycle time4 (TDO sampled on posedge of 40<sup>5</sup> $t_{TCYC}$ ns TCK) Table 36. Nexus debug port timing Table continues on the next page... Table 36. Nexus debug port timing (continued) | <b> </b> | Symbol | Characteristic | Va | lue | Unit | |----------|--------------------|--------------------------------------------------------------------------------|-----------------|-----|------| | " | Symbol | Characteristic | Min Max | | | | | | Absolute minimum TCK cycle time <sup>6</sup> (TDO sampled on negedge of TCK) | 20 <sup>5</sup> | _ | | | 5 | t <sub>NTDIS</sub> | TDI data setup time | 5 | _ | ns | | 6 | t <sub>NTDIH</sub> | TDI data hold time | 5 | _ | ns | | 7 | t <sub>NTMSS</sub> | TMS data setup time | 5 | _ | ns | | 8 | t <sub>NTMSH</sub> | TMS data hold time | 5 | _ | ns | | 9 | <del></del> | TDO propagation delay from falling edge of TCK <sup>7</sup> | _ | 16 | ns | | 10 | _ | TDO hold time with respect to TCK falling edge (minimum TDO propagation delay) | 2.25 | _ | ns | - 1. t<sub>CYC</sub> is system clock period. - 2. Achieving the absolute minimum TCK cycle time may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual peripheral frequency being used. To ensure proper operation TCK frequency should be set to the peripheral frequency divided by a number greater than or equal to that specified here. - 3. This is a functionally allowable feature. However, it may be limited by the maximum frequency specified by the Absolute minimum TCK period specification. - 4. This value is TDO propagation time 36ns + 4ns setup time to sampling edge. - 5. This may require a maximum clock speed (system frequency / 8) that is less than the maximum functional capability of the design (system frequency / 4) depending on the actual system frequency being used. - 6. This value is TDO propagation time 16ns + 4ns setup time to sampling edge. - 7. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay. Figure 26. Nexus output timing Figure 27. Nexus event trigger and test clock timings 62 Figure 28. Nexus TDI, TMS, TDO timing ### 18.1.3 Aurora LVDS interface timing Table 37. Aurora LVDS interface timing specifications | Symbol | Parameter | | Value | | Heit | |------------------------|---------------------------------------|-----|-------|------|------| | Symbol | Farameter | Min | Тур | Max | Unit | | | | | | • | | | _ | Data rate | _ | | 1250 | Mbps | | | STARTUP | | | | • | | t <sub>STRT_BIAS</sub> | Bias startup time <sup>1</sup> | _ | _ | 5 | μs | | t <sub>STRT_TX</sub> | Transmitter startup time <sup>2</sup> | _ | _ | 5 | μs | | t <sub>STRT_RX</sub> | Receiver startup time <sup>3</sup> | _ | _ | 4 | μs | - 1. Startup time is defined as the time taken by LVDS current reference block for settling bias current after its pwr\_down (power down) has been deasserted. LVDS functionality is guaranteed only after the startup time. - 2. Startup time is defined as the time taken by LVDS transmitter for settling after its pwr\_down (power down) has been deasserted. Here it is assumed that current reference is already stable (see Bias start-up time). LVDS functionality is guaranteed only after the startup time. #### **AC** specifications 3. Startup time is defined as the time taken by LVDS receiver for settling after its pwr\_down (power down) has been deasserted. Here it is assumed that current reference is already stable (see Bias start-up time). LVDS functionality is guaranteed only after the startup time. ## 18.1.3.1 Aurora debug port timing Table 38. Aurora debug port timing | # | Symbol | Parameter | | Va | lue | Unit | |----|------------------------|----------------------------------------|--------------|------|-------------------|-------| | " | Symbol | Farameter | rai allietei | | | Oilit | | 1 | t <sub>REFCLK</sub> | Reference clock frequency | | 625 | 1200 | MHz | | 1a | t <sub>MCYC</sub> | Reference clock rise/fall time | | _ | 400 | ps | | 2 | t <sub>RCDC</sub> | Reference clock duty cycle | | 45 | 55 | % | | 3 | J <sub>RC</sub> | Reference clock jitter | _ | 40 | ps | | | 4 | t <sub>STABILITY</sub> | Reference clock stability | 50 | _ | PPM | | | 5 | BER | Bit error rate | | _ | 10 <sup>-12</sup> | _ | | 6 | J <sub>D</sub> | Transmit lane deterministic jitter | | _ | 0.17 | OUI | | 7 | J <sub>T</sub> | Transmit lane total jitter | | _ | 0.35 | OUI | | 8 | S <sub>O</sub> | Differential output skew | | _ | 20 | ps | | 9 | S <sub>MO</sub> | Lane to lane output skew | | _ | 1000 | ps | | 10 | OUI | Aurora lane unit interval <sup>1</sup> | 625 Mbps | 1600 | 1600 | ps | | | | | 1.25Gbps | 800 | 800 | ps | 1. ± 100 PPM 64 65 Figure 29. Aurora timings ### 18.2 DSPI timing with CMOS and LVDS DSPI in TSB mode with LVDS pads can be used to implement Micro Second Channel bus protocol. DSPI channel frequency support is shown in Table 39. Timing specifications are shown in Table 40, Table 41, Table 42, Table 43, Table 44. DSPI use mode Max usable frequency (MHz)<sup>1</sup>,² CMOS (Master mode) Full duplex – Classic timing (Table 40) 17 Full duplex – Modified timing (Table 41) 30 Output only mode (SCK/SOUT/PCS) (Table 40 and Table 41) 30 Output only mode TSB mode (SCK/SOUT/PCS) (Table 44) 30 LVDS (Master mode) Full duplex – Modified timing (Table 42) 40 Table 39. DSPI channel frequency support SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 #### **AC** specifications - 1. Maximum usable frequency can be achieved if used with fastest configuration of the highest drive pads. - 2. Maximum usable frequency does not take into account external device propagation delay. ## 18.2.1 DSPI master mode full duplex timing with CMOS and LVDS pads The values presented in these sections are target values. A complete performance characterization of the pads (in all configuration combinations) is required before the final specifications can be released. #### 18.2.1.1 DSPI CMOS master mode – classic timing All output timing is worst case and includes the mismatching of rise and fall times of the output pads. #### NOTE In Table 40, all output timing is worst case and includes the mismatching of rise and fall times of the output pads. Table 40. DSPI CMOS master classic timing (full duplex and output only) - MTFE = 0, CPHA = 0 or 1 | # | Symbol | Characteristic | Condition | | Value <sup>1</sup> | | Unit | |---|------------------|------------------|---------------------------|------------------------|----------------------------------------------------------|-----|----------| | | | | Pad drive <sup>2</sup> | Load (C <sub>L</sub> ) | Min | Max | | | 1 | t <sub>SCK</sub> | SCK cycle time | SCK drive strengtl | า | | | | | | | | Very strong | 25 pF | 33.0 | _ | ns | | | | | Strong | 50 pF | 80.0 | _ | | | | | | Medium | 50 pF | 200.0 | _ | | | 2 | t <sub>CSC</sub> | PCS to SCK delay | SCK and PCS driv | e strength | | | | | | | | Very strong | 25 pF | (N <sup>3</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 16 | _ | ns | | | | | Strong | 50 pF | (N <sup>3</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 16 | _ | | | | | | Medium | 50 pF | (N <sup>3</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 16 | _ | | | | | | PCS medium and | PCS = 50 pF | (N <sup>3</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 29 | _ | | | | | | SCK strong | SCK = 50 pF | | | | | 3 | t <sub>ASC</sub> | After SCK delay | SCK and PCS driv | e strength | | | <u>'</u> | | | | | Very strong | PCS = 0 pF | $(M^5 \times t_{SYS}^4) - 35$ | _ | ns | | | | | | SCK = 50 pF | | | | | | | | Strong | PCS = 0 pF | (M <sup>5</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 35 | _ | | | | | | | SCK = 50 pF | | | | | | | | Medium | PCS = 0 pF | (M <sup>5</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 35 | _ | | | | | | | SCK = 50 pF | | | | | | | | PCS medium and SCK strong | PCS = 0 pF | (M <sup>5</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 35 | _ | | Table continues on the next page... Table 40. DSPI CMOS master classic timing (full duplex and output only) - MTFE = 0, CPHA = 0 or 1 (continued) | # | Symbol | Characteristic | Cor | ndition | Va | lue <sup>1</sup> | Unit | |-----|-------------------|---------------------------------------|------------------------|------------------------|--------------------------------------------------|--------------------------------------------------|------| | | | | Pad drive <sup>2</sup> | Load (C <sub>L</sub> ) | Min | Max | | | | | | | SCK = 50 pF | | | | | 4 | t <sub>SDC</sub> | SCK duty cycle <sup>6</sup> | SCK drive streng | th | | | | | | | | Very strong | 0 to 50 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns | | | | | Strong | 0 to 50 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | | | | | | Medium | 0 to 50 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 5 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 5 | | | PC | S strobe tin | ning | | • | | | | | 5 | t <sub>PCSC</sub> | PCSx to PCSS time, | PCS and PCSS | drive strength | | | | | | | / | Strong | 25 pF | 13.0 | _ | ns | | 6 | t <sub>PASC</sub> | PCSS to PCSx time <sup>7</sup> | PCS and PCSS | drive strength | | | | | | | | Strong | 25 pF | 13.0 | _ | ns | | SII | N setup time | e | | | | | | | 7 | t <sub>SUI</sub> | SIN setup time to<br>SCK <sup>8</sup> | SCK drive streng | th | | | | | | | | Very strong | 25 pF | 25.0 | _ | ns | | | | | Strong | 50 pF | 31.0 | _ | | | | | | Medium | 50 pF | 52.0 | _ | | | SII | N hold time | | | | | | | | 8 | t <sub>HI</sub> | SIN hold time from | SCK drive streng | th | | | | | | | SCK <sup>8</sup> | Very strong | 0 pF | -1.0 | _ | ns | | | | | Strong | 0 pF | -1.0 | _ | | | | | | Medium | 0 pF | -1.0 | _ | | | SC | OUT data va | lid time (after SCK edg | e) | | | | | | 9 | t <sub>SUO</sub> | SOUT data valid time | SOUT and SCK | drive strength | | | | | | | from SCK <sup>9</sup> | Very strong | 25 pF | _ | 7.0 | ns | | | | | Strong | 50 pF | <del>-</del> | 8.0 | | | | | | Medium | 50 pF | <del>-</del> | 16.0 | | | SC | OUT data ho | old time (after SCK edg | e) | | | | | | 10 | t <sub>HO</sub> | SOUT data hold time | SOUT and SCK | drive strength | | | | | | | after SCK <sup>9</sup> | Very strong | 25 pF | -7.7 | _ | ns | | | | | Strong | 50 pF | -11.0 | _ | 7 | | | | | Medium | 50 pF | -15.0 | _ | | - 1. All timing values for output signals in this table are measured to 50% of the output voltage. - 2. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. - 3. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 4. t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns). #### **AC** specifications - 5. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 6. t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 7. PCSx and PCSS using same pad configuration. - 8. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL voltage thresholds. - 9. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 30. DSPI CMOS master mode – classic timing, CPHA = 0 Figure 31. DSPI CMOS master mode – classic timing, CPHA = 1 Figure 32. DSPI PCS strobe (PCSS) timing (master mode) #### 18.2.1.2 DSPI CMOS master mode – modified timing All output timing is worst case and includes the mismatching of rise and fall times of the output pads. #### NOTE In Table 41, all output timing is worst case and includes the mismatching of rise and fall times of the output pads. Table 41. DSPI CMOS master modified timing (full duplex and output only) - MTFE = 1, CPHA = 0 or 1 | # | Symbol | Characteristic | Con | Condition | | lue <sup>1</sup> | Unit | |---|------------------|----------------|------------------------|------------------------|------|------------------|------| | | | | Pad drive <sup>2</sup> | Load (C <sub>L</sub> ) | Min | Max | | | 1 | t <sub>SCK</sub> | SCK cycle time | SCK drive strengt | h | | | | | | | | Very strong | 25 pF | 33.0 | _ | ns | | | | | Strong | 50 pF | 80.0 | _ | | Table continues on the next page... SPC5746R Microcontroller Data Sheet, Rev. 7, 02/2020 **NXP Semiconductors** Table 41. DSPI CMOS master modified timing (full duplex and output only) - MTFE = 1, CPHA = 0 or 1 (continued) | # | Symbol | Characteristic | Cone | dition | Value <sup>1</sup> | | Unit | |-----|-------------------|--------------------------------|----------------------------------------------------------|------------------------|----------------------------------------------------------|--------------------------------------------------|------| | | | | Pad drive <sup>2</sup> | Load (C <sub>L</sub> ) | Min | Max | | | | | | Medium | 50 pF | 200.0 | _ | | | 2 | t <sub>CSC</sub> | PCS to SCK delay | SCK and PCS driv | e strength | | | | | | | | Very strong | 25 pF | (N <sup>3</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 16 | _ | ns | | | | | Strong | 50 pF | (N <sup>3</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 16 | _ | | | | | | Medium | 50 pF | (N <sup>3</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 16 | _ | | | | | | PCS medium and | PCS = 50 pF | (N <sup>3</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 29 | _ | | | | | | SCK strong | SCK = 50 pF | | | | | 3 | t <sub>ASC</sub> | After SCK delay | SCK and PCS driv | e strength | | | | | | | | Very strong | PCS = 0 pF | $(M^5 \times t_{SYS}^4) - 35$ | _ | ns | | | | | | SCK = 50 pF | | | | | | Strong PCS = 0 pF | PCS = 0 pF | (M <sup>5</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 35 | _ | | | | | | | | | SCK = 50 pF | | | | | | | | Medium | PCS = 0 pF | (M <sup>5</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 35 | _ | | | | | | | SCK = 50 pF | | | | | | | | PCS medium and | PCS = 0 pF | (M <sup>5</sup> x t <sub>SYS</sub> , <sup>4</sup> ) - 35 | _ | | | | | | SCK strong | SCK = 50 pF | | | | | 4 | t <sub>SDC</sub> | SCK duty cycle <sup>6</sup> | SCK drive strength | | | | | | | | | Very strong | 0 to 50 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns | | | | | Strong | 0 to 50 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | | | | | | Medium | 0 to 50 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 5 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 5 | | | PC | S strobe tin | ning | | | | | | | 5 | t <sub>PCSC</sub> | PCSx to PCSS time | PCS and PCSS dr | rive strength | | | | | | | / | Strong | 25 pF | 13.0 | _ | ns | | 6 | t <sub>PASC</sub> | PCSS to PCSx time <sup>7</sup> | PCS and PCSS dr | rive strength | | | | | | | | Strong | 25 pF | 13.0 | _ | ns | | SIN | l setup time | 9 | | | | | | | 7 | t <sub>SUI</sub> | SIN setup time to | SCK drive strength | า | | | | | | | SCK | Very strong | 25 pF | 25 - (P <sup>9</sup> x t <sub>SYS</sub> <sup>4</sup> ) | _ | ns | | | | CPHA = 0 <sup>8</sup> | Strong | 50 pF | 31 - (P <sup>9</sup> x t <sub>SYS</sub> , <sup>4</sup> ) | <u> </u> | | | | | | Medium | 50 pF | 52 - (P <sup>9</sup> x t <sub>SYS</sub> , <sup>4</sup> ) | _ | | | | | SIN setup time to | SCK drive strength | า | | | | | | | SCK | Very strong | 25 pF | 25.0 | _ | ns | | | | CPHA = 1 <sup>8</sup> | Strong | 50 pF | 31.0 | _ | | | | | | Medium | 50 pF | 52.0 | _ | | | SIN | N hold time | | | | | | | | 8 | t <sub>HI</sub> | SIN hold time from | SCK drive strength | n | | | | | | | SCK | Very strong | 0 pF | -1 + (P <sup>8</sup> x t <sub>SYS</sub> , <sup>3</sup> ) | _ | ns | Table continues on the next page... Table 41. DSPI CMOS master modified timing (full duplex and output only) - MTFE = 1, CPHA = 0 or 1 (continued) | # | Symbol | Characteristic | Cor | ndition | Val | Value <sup>1</sup> | | |----|-----------------------|--------------------------|-----------------------------|------------------------|----------------------------------------------------------|-------------------------------------|----| | | | | Pad drive <sup>2</sup> | Load (C <sub>L</sub> ) | Min | Max | | | | | CPHA = 0 <sup>9</sup> | Strong | 0 pF | -1 + (P <sup>8</sup> x t <sub>SYS</sub> , <sup>3</sup> ) | _ | | | | | | Medium | 0 pF | -1 + (P <sup>8</sup> x t <sub>SYS</sub> , <sup>3</sup> ) | _ | | | | | SIN hold time from | SCK drive streng | th | | | | | | | SCK CPHA = 19 | Very strong | 0 pF | -1.0 | _ | ns | | | | | Strong | 0 pF | -1.0 | _ | | | | | | Medium | 0 pF | -1.0 | _ | | | SC | UT data va | lid time (after SCK edg | e) | , | | | | | 9 | t <sub>SUO</sub> | SOUT data valid time | SOUT and SCK | drive strength | | | | | | CPHA = 0 <sup>9</sup> | from SCK | Very strong | 25 pF | _ | 7.0 + t <sub>SYS</sub> <sup>4</sup> | ns | | | | $CPHA = 0^9$ | Strong | 50 pF | _ | 8.0 + t <sub>SYS</sub> <sup>4</sup> | | | | | Medium | 50 pF | _ | 16.0 + t <sub>SYS</sub> <sup>4</sup> | | | | | | | SOUT and SCK drive strength | | | | | | | | Very strong | 25 pF | _ | 7.0 | ns | | | | | CPHA = 1 <sup>9</sup> | Strong | 50 pF | _ | 8.0 | | | | | | Medium | 50 pF | _ | 16.0 | | | SC | UT data ho | old time (after SCK edge | e) | , | | | | | 10 | t <sub>HO</sub> | | SOUT and SCK | drive strength | | | | | | | after SCK | Very strong | 25 pF | -7.7 + t <sub>SYS</sub> <sup>4</sup> | _ | ns | | | | $CPHA = 0^{10}$ | Strong | 50 pF | -11.0 + t <sub>SYS</sub> <sup>4</sup> | <del></del> | | | | | | Medium | 50 pF | -15.0 + t <sub>SYS</sub> <sup>4</sup> | | | | | | SOUT data hold time | SOUT and SCK | drive strength | | | | | | | after SCK | Very strong | 25 pF | -7.7 | <del>_</del> | ns | | | | CPHA = 1 <sup>10</sup> | Strong | 50 pF | -11.0 | _ | | | | | | Medium | 50 pF | -15.0 | _ | | - 1. All timing values for output signals in this table are measured to 50% of the output voltage. - 2. Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. - 3. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 4. t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns). - 5. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 6. t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 7. PCSx and PCSS using same pad configuration. - 8. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL voltage thresholds. #### **AC** specifications - 9. P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1. - 10. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 33. DSPI CMOS master mode – modified timing, CPHA = 0 Figure 34. DSPI CMOS master mode – modified timing, CPHA = 1 Figure 35. DSPI PCS strobe (PCSS) timing (master mode)1 # 18.2.1.3 DSPI LVDS master mode – modified timing Table 42. DSPI LVDS master timing - full duplex - modified transfer format (MTFE = 1), CPHA = 0 or 1 | # | Symbol | Characteristic | Co | ndition | Valu | Value <sup>1</sup> | | |---|------------------|-----------------------------|------------------|--------------|----------------------------------------------------------|------------------------|----| | | | | Pad drive | Load | Min | Max | | | 1 | t <sub>SCK</sub> | SCK cycle time | LVDS | 15 pF | 30.0 | _ | ns | | | | | | to 25 pF | | | | | | | | | differential | | | | | 2 | t <sub>CSC</sub> | PCS to SCK delay | PCS drive streng | gth | | | | | | | (LVDS SCK) | Very strong | 25 pF | (N <sup>2</sup> x t <sub>SYS</sub> , <sup>3</sup> ) - 10 | _ | ns | | | | | Strong | 50 pF | (N <sup>2</sup> x t <sub>SYS</sub> , <sup>3</sup> ) - 10 | _ | ns | | | | | Medium | 50 pF | (N <sup>2</sup> x t <sub>SYS</sub> , <sup>3</sup> ) - 32 | _ | ns | | 3 | t <sub>ASC</sub> | After SCK delay | Very strong | PCS = 0 pF | (M <sup>4</sup> x t <sub>SYS</sub> <sup>3</sup> ) - 8 | _ | ns | | | | (LVDS SCK) | | SCK = 25 pF | | | | | | | | Strong | PCS = 0 pF | (M <sup>4</sup> x t <sub>SYS</sub> , <sup>3</sup> ) - 8 | _ | ns | | | | | | SCK = 25 pF | | | | | | | | Medium | PCS = 0 pF | (M <sup>4</sup> x t <sub>SYS</sub> , <sup>3</sup> ) - 8 | _ | ns | | | | | | SCK = 25 pF | | | | | 4 | t <sub>SDC</sub> | SCK duty cycle <sup>5</sup> | LVDS | 15 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 2 | $^{1}/_{2}t_{SCK} + 2$ | ns | | | | | | to 25 pF | | | | | | | | | differential | | | | | 7 | t <sub>SUI</sub> | SIN setup time | | 1 | | | | | | | SIN setup time to SCK | SCK drive streng | gth | | | | | | | | LVDS | 15 pF | 23 - (P <sup>7</sup> x t <sub>SYS</sub> <sup>3</sup> ) | _ | ns | | | | CPHA = 0 <sup>6</sup> | | to 25 pF | | | | | | | | | differential | | | | | | | SIN setup time to | SCK drive streng | gth | | | | | | | SCK | LVDS | 15 pF | 23 | _ | ns | | | | CPHA = 1 <sup>6</sup> | | to 25 pF | | | | | | | | | differential | | | | | 8 | t <sub>HI</sub> | SIN Hold Time | | l | | | | Table continues on the next page... Table 42. DSPI LVDS master timing - full duplex - modified transfer format (MTFE = 1), CPHA = 0 or 1 (continued) | # | Symbol | Characteristic | Con | Condition | | lue <sup>1</sup> | Unit | |----|------------------|-----------------------------------------------|-----------------------------|-------------------|--------------------------------------|-------------------|------| | | | | Pad drive | Load | Min | Max | 1 | | | | SIN hold time from | SCK drive strengt | h | | | | | | | SCK | LVDS | 0 pF differential | $-1 + (P^7 \times t_{SYS}, ^3)$ | _ | ns | | | | CPHA = 0 <sup>6</sup> | | | | | | | | | SIN hold time from | SCK drive strengt | h | | | | | | | SCK | LVDS | 0 pF differential | -1 | _ | ns | | | | CPHA = 1 <sup>6</sup> | | | | | | | 9 | t <sub>SUO</sub> | SOUT data valid time | · | | 1 | | | | | | SOUT data valid time | | Irive strength | | | | | | | from SCK | LVDS | 15 pF | _ | $7.0 + t_{SYS}^3$ | ns | | | | CPHA = 0 <sup>8</sup> | | to 25 pF | | | | | | | | | differential | | | | | | | SOUT data valid time<br>from SCK<br>CPHA = 18 | SOUT and SCK drive strength | | | | | | | | | LVDS | 15 pF | _ | 7.0 | ns | | | | | | to 25 pF | | | | | | | | | differential | | | | | 10 | t <sub>HO</sub> | SOUT data hold time | (after SCK edge) | | | | | | | | SOUT data hold time | SOUT and SCK of | Irive strength | | | | | | | after SCK | LVDS | 15 pF | -7.5 + t <sub>SYS</sub> <sup>3</sup> | _ | ns | | | | $CPHA = 0^8$ | | to 25 pF | | | | | | | | | differential | | | | | | | SOUT data hold time | SOUT and SCK d | Irive strength | | | | | | | after SCK | LVDS | 15 pF | -7.5 | _ | ns | | | | CPHA = 1 <sup>8</sup> | | to 25 pF | | | | | | | | | differential | | | | - 1. All timing values for output signals in this table are measured to 50% of the output voltage. - 2. N is the number of clock cycles added to time between PCS assertion and SCK assertion and is software programmable using DSPI\_CTARx[PSSCK] and DSPI\_CTARx[CSSCK]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, N is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 3. t<sub>SYS</sub> is the period of DSPI\_CLKn clock, the input clock to the DSPI module. Maximum frequency is 100 MHz (min t<sub>SYS</sub> = 10 ns). - 4. M is the number of clock cycles added to time between SCK negation and PCS negation and is software programmable using DSPI\_CTARx[PASC] and DSPI\_CTARx[ASC]. The minimum value is 2 cycles unless TSB mode or Continuous SCK clock mode is selected, in which case, M is automatically set to 0 clock cycles (PCS and SCK are driven by the same edge of DSPI\_CLKn). - 5. t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 6. Input timing assumes an input slew rate of 1 ns (10% 90%) and LVDS differential voltage = ±100 mV. - 7. P is the number of clock cycles added to delay the DSPI input sample point and is software programmable using DSPI\_MCR[SMPL\_PT]. The value must be 0, 1 or 2. If the baud rate divide ratio is /2 or /3, this value is automatically set to 1. - 8. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 36. DSPI LVDS master mode – modified timing, CPHA = 0 Figure 37. DSPI LVDS master mode – modified timing, CPHA = 1 # 18.2.1.4 DSPI master mode – output only For Table 43: - All DSPI timing specifications apply to pins when using LVDS pads for SCK and SOUT and CMOS pad for PCS with pad driver strength as defined. Timing may degrade for weaker output drivers. - TSB = 1 or ITSB = 1 automatically selects MTFE = 1 and CPHA = 1. Table 43. DSPI LVDS master timing - output only - timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock | # | Symbol | Characteristic | Cor | ndition | Val | lue | Unit | |----|------------------|-----------------------------------------|--------------|----------------|--------------------------------------------------|--------------------------------------------------|------| | | | | Pad drive | Load | Min | Max | | | 1 | t <sub>SCK</sub> | SCK cycle time | LVDS | 15 pF | 25.0 | _ | ns | | | | | | to 50 pF | | | | | | | | | differential | | | | | 2 | t <sub>CSV</sub> | PCS valid after SCK <sup>1</sup> | Very strong | 25 pF | _ | 6.0 | ns | | | | (SCK with 50 pF differential load cap.) | Strong | 50 pF | _ | 6.0 | ns | | 3 | t <sub>CSH</sub> | PCS hold after SCK1 | Very strong | 0 pF | -4.0 | _ | ns | | | | (SCK with 50 pF differential load cap.) | Strong | 0 pF | -4.0 | _ | ns | | 4 | t <sub>SDC</sub> | SCK duty cycle | LVDS | 15 pF | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> - 2 | <sup>1</sup> / <sub>2</sub> t <sub>SCK</sub> + 2 | ns | | | | (SCK with 50 pF | | to 50 pF | | | | | | | differential load cap.) | | differential | | | | | SC | UT data va | lid time (after SCK edg | e) | | | | | | 5 | t <sub>SUO</sub> | SOUT data valid time | SOUT and SCK | drive strength | | | | | | | from SCK <sup>2</sup> | LVDS | 15 pF | _ | 3.5 | ns | | | | | | to 50 pF | | | | | | | | | differential | | | | | SC | UT data ho | ld time (after SCK edge | e) | | | | · | | 6 | t <sub>HO</sub> | | SOUT and SCK | drive strength | | | | | | | after SCK <sup>2</sup> | LVDS | 15 pF | -3.5 | _ | ns | | | | | | to 50 pF | | | | | | | | | differential | | | | <sup>1.</sup> With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of DSPI\_CLKn. This timing value is due to pad delays and signal propagation delays. ### For Table 44: - TSB = 1 or ITSB = 1 automatically selects MTFE = 1 and CPHA = 1. - All output timing is worst case and includes the mismatching of rise and fall times of the output pads. <sup>2.</sup> SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Table 44. DSPI CMOS master timing - output only - timed serial bus mode TSB = 1 or ITSB = 1, CPOL = 0 or 1, continuous SCK clock | Pad drive2 Load (CL) Min Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | Very strong 25 pF 33.0 | | | Strong 50 pF 80.0 | | | Medium 50 pF 200.0 — | ns | | PCS valid after SCK3 SCK and PCS drive strength Very strong 25 pF 7 | ns | | Very strong 25 pF 7 | ns | | Strong 50 pF 8 | | | Medium 50 pF 16 | ns | | PCS medium and SCK strong | ns | | SCK strong SCK = 50 pF SCK = 50 pF | ns | | SCK = 50 pF SCK = 50 pF SCK = 50 pF Strong PCS = 0 pF SCK = 50 pF Strong PCS = 0 pF SCK = 50 | ns | | Very strong PCS = 0 pF | | | SCK = 50 pF Strong PCS = 0 pF -14 — SCK = 50 pF Medium PCS = 0 pF -33 — SCK = 50 pF PCS medium and PCS = 0 pF -35 — SCK strong SCK = 50 pF | | | Strong PCS = 0 pF -14 — | ns | | SCK = 50 pF Medium PCS = 0 pF -33 — SCK = 50 pF PCS medium and SCK = 50 pF -35 — SCK strong SCK = 50 pF SCK = 50 pF SCK = 50 pF SCK = 50 pF SCK drive strength Very strong 0 to 50 pF 1/2t <sub>SCK</sub> - 2 1/2t <sub>SCK</sub> + 2 Strong 0 to 50 pF 1/2t <sub>SCK</sub> - 2 1/2t <sub>SCK</sub> + 2 Strong O to 50 pF 1/2t <sub>SCK</sub> - 2 1/2t <sub>SCK</sub> + 2 Strong O to 50 pF SCK = | | | Medium PCS = 0 pF -33 SCK = 50 pF PCS medium and SCK strong PCS = 0 pF -35 SCK = 50 pF SCK = 50 pF SCK drive strength Very strong 0 to 50 pF 1/2t <sub>SCK</sub> - 2 1/2t <sub>SCK</sub> + 2 Strong 0 to 50 pF 1/2t <sub>SCK</sub> - 2 1/2t <sub>SCK</sub> + 2 | ns | | | | | PCS medium and SCK strong PCS = 0 pF SCK = 50 | ns | | | | | 4 $t_{SDC}$ SCK duty cycle <sup>4</sup> SCK drive strength Very strong 0 to 50 pF $\frac{1}{2}t_{SCK} - 2$ $\frac{1}{2}t_{SCK} + 2$ Strong 0 to 50 pF $\frac{1}{2}t_{SCK} - 2$ $\frac{1}{2}t_{SCK} + 2$ | ns | | Very strong 0 to 50 pF $\frac{1}{2}t_{SCK} - 2$ $\frac{1}{2}t_{SCK} + 2$ Strong 0 to 50 pF $\frac{1}{2}t_{SCK} - 2$ $\frac{1}{2}t_{SCK} + 2$ | | | Strong 0 to 50 pF 1/2t <sub>SCK</sub> - 2 1/2t <sub>SCK</sub> + 2 | | | | ns | | Medium 0 to 50 pF 1/stocy - 5 1/stocy + 5 | ns | | | ns | | SOUT data valid time (after SCK edge) | | | 9 t <sub>SUO</sub> SOUT data valid time SOUT and SCK drive strength | | | from SCK Very strong 25 pF — 7.0 | ns | | CPHA = 1 <sup>, 5</sup> Strong 50 pF — 8.0 | ns | | Medium 50 pF — 16.0 | ns | | SOUT data hold time (after SCK edge) | | | 10 t <sub>HO</sub> SOUT data hold time SOUT and SCK drive strength | | | after SCK CPHA = 1 <sup>5</sup> Very strong 25 pF -7.7 — | ns | | Strong 50 pF -11.0 — | ns | | Medium 50 pF -15.0 — | ns | <sup>1.</sup> All timing values for output signals in this table are measured to 50% of the output voltage. <sup>2.</sup> Timing is guaranteed to same drive capabilities for all signals, mixing of pad drives may reduce operating speeds and may cause incorrect operation. <sup>3.</sup> With TSB mode or Continuous SCK clock mode selected, PCS and SCK are driven by the same edge of DSPI\_CLKn. This timing value is due to pad delays and signal propagation delays. - 4. t<sub>SDC</sub> is only valid for even divide ratios. For odd divide ratios the fundamental duty cycle is not 50:50. For these odd divide ratios cases, the absolute spec number is applied as jitter/uncertainty to the nominal high time and low time. - 5. SOUT Data Valid and Data hold are independent of load capacitance if SCK and SOUT load capacitances are the same value. Figure 38. DSPI LVDS and CMOS master timing – output only – modified transfer format MTFE = 1, CHPA = 1 ### 18.2.2 DSPI CMOS slave mode ### NOTE DSPI slave operation is only supported for a single master and single slave on the device. Timing is valid for that case only. Table 45. DSPI CMOS slave timing - Modified Transfer Format (MTFE = 0/1) | # | Symbol | Characteristic <sup>1</sup> | Condition | | Va | Value | | | |---|------------------|-----------------------------------------|-------------|-------|-----|-------|----|--| | | | | Pad drive | Load | Min | Max | | | | 1 | t <sub>SCK</sub> | SCK Cycle Time | _ | _ | 62 | _ | ns | | | 2 | t <sub>CSC</sub> | SS to SCK Delay | _ | _ | 16 | _ | ns | | | 3 | t <sub>ASC</sub> | SCK to SS Delay | _ | _ | 16 | _ | ns | | | 4 | t <sub>SDC</sub> | SCK Duty Cycle | _ | _ | 30 | _ | ns | | | 5 | t <sub>A</sub> | Slave Access Time <sup>2</sup> | Very strong | 25 pF | _ | 50 | ns | | | | | (SS active to SOUT | Strong | 50 pF | _ | 50 | ns | | | | | driven) | Medium | 50 pF | _ | 60 | ns | | | 6 | t <sub>DIS</sub> | Slave SOUT Disable | Very strong | 25 pF | _ | 5 | ns | | | | | Time <sup>2</sup> | Strong | 50 pF | _ | 5 | ns | | | | | (SS inactive to SOUT High-Z or invalid) | Medium | 50 pF | _ | 10 | ns | | | 9 | t <sub>SUI</sub> | Data Setup Time for Inputs | _ | _ | 10 | _ | ns | | Table 45. DSPI CMOS slave timing - Modified Transfer Format (MTFE = 0/1) (continued) | # | Symbol | Characteristic <sup>1</sup> | Condition | | Va | Unit | | |----|------------------|------------------------------|-------------|-------|-----|------|----| | | | | Pad drive | Load | Min | Max | | | 10 | t <sub>HI</sub> | Data Hold Time for Inputs | _ | _ | 10 | _ | ns | | 11 | t <sub>SUO</sub> | SOUT Valid Time <sup>2</sup> | Very strong | 25 pF | _ | 30 | ns | | | | (after SCK edge) | Strong | 50 pF | _ | 30 | ns | | | | | Medium | 50 pF | _ | 50 | ns | | 12 | t <sub>HO</sub> | SOUT Hold Time <sup>2</sup> | Very strong | 25 pF | 2.5 | _ | ns | | | | (after SCK edge) | Strong | 50 pF | 2.5 | _ | ns | | | | | Medium | 50 pF | 2.5 | _ | ns | - 1. Input timing assumes an input slew rate of 1 ns (10% 90%) and uses TTL / Automotive voltage thresholds. - 2. All timing values for output signals in this table, are measured to 50% of the output voltage. All output timing is worst case and includes the mismatching of rise and fall times of the output pads. Figure 39. DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1) — CPHA = 0 Figure 40. DSPI Slave Mode - Modified transfer format timing (MFTE = 0/1) — CPHA = 1 # 18.3 FEC timing The FEC supports the 10/100 Mbps MII, 10/100 Mbps MII-lite, and the 10 Mbps-only 7-wire interface. # 18.3.1 MII-lite receive signal timing (RXD[3:0], RX\_DV, RX\_ER, and RX\_CLK) The receiver functions correctly up to a RX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX\_CLK frequency. All timing specifications are referenced from $RX\_CLK = 1.4 \text{ V}$ to the valid input levels. | Spec | Characteristic | Va | lue | Unit | |------|----------------------------------------|-----|-----|---------------| | Spec | Cital acteristic | Min | Max | | | M1 | RXD[3:0], RX_DV, RX_ER to RX_CLK setup | 5 | _ | ns | | M2 | RX_CLK to RXD[3:0], RX_DV, RX_ER hold | 5 | _ | ns | | М3 | RX_CLK pulse width high | 35% | 65% | RX_CLK period | | M4 | RX_CLK pulse width low | 35% | 65% | RX_CLK period | Table 46. MII-lite receive signal timing Figure 41. MII-lite receive signal timing diagram # 18.3.2 MII-lite transmit signal timing (TXD[3:0], TX\_EN, TX\_ER, TX\_CLK) The transmitter functions correctly up to a TX\_CLK maximum frequency of 25 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency. The transmit outputs (TXD[3:0], TX\_EN, TX\_ER) can be programmed to transition from either the rising or falling edge of TX\_CLK, and the timing is the same in either case. This options allows the use of non-compliant MII PHYs. All timing specifications are referenced from $TX\_CLK = 1.4 \text{ V}$ to the valid output levels. | Spec | Characteristic | Value <sup>1</sup> | | Unit | |------|------------------------------------------|--------------------|-----|---------------| | Spec | Characteristic | Min | Max | | | M5 | TX_CLK to TXD[3:0], TX_EN, TX_ER invalid | 5 | _ | ns | | M6 | TX_CLK to TXD[3:0], TX_EN, TX_ER valid | _ | 25 | ns | | M7 | TX_CLK pulse width high | 35% | 65% | TX_CLK period | | M8 | TX_CLK pulse width low | 35% | 65% | TX_CLK period | Table 47. MII-lite transmit signal timing <sup>1.</sup> Output parameters are valid for $C_L = 25 p_F$ , where CL is the external load to the device. The internal package capacitance is accounted for, and does not need to be subtracted from the 25 $p_F$ value. Figure 42. MII-lite transmit signal timing diagram # 18.3.3 MII-lite async inputs signal timing (CRS and COL) Table 48. MII-lite async inputs signal timing | Spec | Characteristic | Value | | Unit | |------|------------------------------|-------|-----|---------------| | Spec | Characteristic | Min | Max | | | M9 | CRS, COL minimum pulse width | | _ | TX_CLK period | Figure 43. MII-lite async inputs timing diagram # 18.3.4 MII-lite serial management channel timing (MDIO and MDC) The FEC functions correctly with a maximum MDC frequency of 2.5 MHz. ### NOTE All timing specifications are referenced from MDC = 1.4 V (TTL levels) to the valid input and output levels, 0.8 V and 2.0 V (TTL levels). For 5 V operation, timing is referenced from MDC = 50% to 2.2 V/3.5 V input and output levels. Table 49. MII-lite serial management channel timing | Snoo | Characteristic | Value | | Unit | |------|---------------------------------------------------------------------|-------|-----|------------| | Spec | Characteristic | Min | Max | | | M10 | MDC falling edge to MDIO output invalid (minimum propagation delay) | | _ | ns | | M11 | MDC falling edge to MDIO output valid (max prop delay) | _ | 25 | ns | | M12 | MDIO (input) to MDC rising edge setup | 10 | _ | ns | | M13 | MDIO (input) to MDC rising edge hold | 0 | _ | ns | | M14 | MDC pulse width high | 40% | 60% | MDC period | | M15 | MDC pulse width low | 40% | 60% | MDC period | Figure 44. MII-lite serial management channel timing diagram # 18.3.5 RMII serial management channel timing (MDIO and MDC) The FEC functions correctly with a maximum MDC frequency of 2.5 MHz. Table 50. RMII serial management channel timing | Spec | Characteristic | Va | Unit | | |------|------------------------------------------------------------------------------|-----|------|----| | Spec | Characteristic | Min | Max | | | M10 | MDC falling edge to<br>MDIO output invalid<br>(minimum propagation<br>delay) | 0 | _ | ns | Table 50. RMII serial management channel timing (continued) | Snoo | Characteristic | V | Unit | | |------------------------------------------------------------|---------------------------------------|-----|------|------------| | Spec | Characteristic | Min | Max | | | M11 MDC falling edge to MDIO output valid (max prop delay) | | _ | 25 | ns | | M12 | MDIO (input) to MDC rising edge setup | 10 | _ | ns | | M13 | MDIO (input) to MDC rising edge hold | 0 | _ | ns | | M14 | MDC pulse width high | 40% | 60% | MDC period | | M15 | M15 MDC pulse width low | | 60% | MDC period | Figure 45. RMII-lite serial management channel timing diagram # 18.3.6 RMII receive signal timing (RXD[1:0], CRS\_DV) The receiver functions correctly up to a REF\_CLK maximum frequency of 50 MHz +1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the RX\_CLK frequency, which is half that of the REF\_CLK frequency. All timing specifications are referenced from REF\_CLK = 1.4 V to the valid input levels. REF\_CLK period REF\_CLK period | Spec | Characteristic | Value | | Unit | |------|-----------------------------------|-------|-----|------| | Spec | Characteristic | Min | Max | | | R1 | RXD[1:0], CRS_DV to REF_CLK setup | 4 | _ | ns | | R2 | REF_CLK to RXD[1:0], CRS_DV hold | 2 | _ | ns | 35% 35% 65% 65% Table 51. RMII receive signal timing Figure 46. RMII receive signal timing diagram ## 18.3.7 RMII transmit signal timing (TXD[1:0], TX\_EN) REF\_CLK pulse width high REF\_CLK pulse width low The transmitter functions correctly up to a REF\_CLK maximum frequency of 50 MHz + 1%. There is no minimum frequency requirement. The system clock frequency must be at least equal to or greater than the TX\_CLK frequency, which is half that of the REF\_CLK frequency. The transmit outputs (TXD[1:0], TX\_EN) can be programmed to transition from either the rising or falling edge of REF\_CLK, and the timing is the same in either case. This options allows the use of non-compliant RMII PHYs. All timing specifications are referenced from REF\_CLK = 1.4 V to the valid output levels. Value Unit Spec Characteristic Min Max R5 REF\_CLK to TXD[1:0], TX\_EN invalid 2 ns R6 REF\_CLK to TXD[1:0], TX\_EN valid 16 ns R7 REF\_CLK pulse width high REF\_CLK period 35% 65% REF\_CLK pulse width low REF\_CLK period R8 35% 65% Table 52. RMII transmit signal timing R3 R4 ### Obtaining package dimensions Figure 47. RMII transmit signal timing diagram # 18.4 UART timings UART channel frequency support is shown in the following table. | LINFlexD clock frequency<br>LIN_CLK (MHz) | Oversampling rate | Voting scheme | Max usable frequency<br>(Mbaud) | |-------------------------------------------|-------------------|----------------------------------|---------------------------------| | 80 | 16 | 3:1 majority voting | 5 | | | 8 | | 10 | | | 6 | Limited voting on one sample | 13.33 | | | 5 | with configurable sampling point | 16 | | | 4 | | 20 | Table 53. UART frequency support # 18.5 eMIOS timing Table 54. eMIOS timing | Symbol | Characteristic | Condition | Min.<br>Value | Max.<br>Value | Unit | |-------------------|-------------------------|---------------------|---------------|---------------|--------| | t <sub>MIPW</sub> | eMIOS Input Pulse Width | eMIOS_CLK = 100 MHz | 2 | | cycles | # 19 Obtaining package dimensions Package dimensions are provided in package drawings. To find a package drawing, go to http://www.nxp.com and perform a keyword search for the drawing's document number. | If you want the drawing for this package | Then use this document number | |------------------------------------------|-------------------------------| | LQFP 144 PD | 98ASS23177W | | LQFP 176 PD | 98ASS23479W | | MAPBGA 252 PD | 98ASA00468D | | MAPBGA 292 ED | 98ASA00261D | ## 20 Thermal characteristics The following tables describe the thermal characteristics of the device. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting side (board) temperature, ambient temperature, air flow, power dissipation or other components on the board, and board thermal resistance. Table 56. Thermal characteristics for the 144-pin LQFP package | Rating | Conditions | Symbol | Value | Unit | |-----------------------------------------------------------|-------------------------|-------------------|-------|------| | Junction to Ambient Natural Convection 1, 2 | Single layer board (1s) | $R_{\theta JA}$ | 41.3 | °C/W | | Junction to Ambient Natural Convection <sup>1, 2, 3</sup> | Four layer board (2s2p) | R <sub>0JA</sub> | 33.0 | °C/W | | Junction to Ambient (@200 ft/min) <sup>1, 3</sup> | Single layer board (1s) | R <sub>θJMA</sub> | 32.4 | °C/W | | Junction to Ambient (@200 ft/min) <sup>1, 3</sup> | Four layer board (2s2p) | R <sub>θJMA</sub> | 26.7 | °C/W | | Junction to Board <sup>4</sup> | _ | R <sub>0JB</sub> | 21.5 | °C/W | | Junction to Case <sup>5</sup> | _ | R <sub>0JC</sub> | 7.0 | °C/W | | Junction to Package Top <sup>6</sup> | Natural Convection | ΨЈТ | 0.25 | °C/W | | Junction to Package Lead <sup>7</sup> | Natural Convection | ΨЈВ | 16.5 | °C/W | - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. - 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. Table 57. Thermal characteristics for the 176-pin LQFP package | Rating | Conditions | Symbol | Value | Unit | |-----------------------------------------------------------|-------------------------|-----------------|-------|------| | Junction to Ambient Natural Convection 1, 2 | Single layer board (1s) | $R_{\theta JA}$ | 49.9 | °C/W | | Junction to Ambient Natural Convection <sup>1, 2, 3</sup> | Four layer board (2s2p) | $R_{\theta JA}$ | 33.8 | °C/W | ### Thermal characteristics Table 57. Thermal characteristics for the 176-pin LQFP package (continued) | Rating | Conditions | Symbol | Value | Unit | |---------------------------------------------------|-------------------------|------------------|-------|------| | Junction to Ambient (@200 ft/min) <sup>1, 3</sup> | Single layer board (1s) | $R_{\theta JMA}$ | 37.8 | °C/W | | Junction to Ambient (@200 ft/min) <sup>1, 3</sup> | Four layer board (2s2p) | $R_{\theta JMA}$ | 28.2 | °C/W | | Junction to Board <sup>4</sup> | _ | $R_{\theta JB}$ | 21.0 | °C/W | | Junction to Case <sup>5</sup> | _ | $R_{ heta JC}$ | 7.8 | °C/W | | Junction to Package Top <sup>6</sup> | Natural Convection | Ψлт | 0.3 | °C/W | | Junction to Package Lead <sup>7</sup> | Natural Convection | ΨЈВ | 13.0 | °C/W | - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. - 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. Table 58. Thermal characteristics for the 252-pin MAPBGA package with full solder balls | Rating | Conditions | Symbol | Value | Unit | |-----------------------------------------------------------|-------------------------|-------------------|-------|------| | Junction to Ambient Natural Convection 1, 2 | Single layer board (1s) | $R_{\theta JA}$ | 43.0 | °C/W | | Junction to Ambient Natural Convection <sup>1, 2, 3</sup> | Four layer board (2s2p) | $R_{\theta JA}$ | 26.5 | °C/W | | Junction to Ambient (@200 ft/min) <sup>1, 3</sup> | Single layer board (1s) | $R_{\theta JMA}$ | 33.2 | °C/W | | Junction to Ambient (@200 ft/min) <sup>1, 3</sup> | Four layer board (2s2p) | R <sub>0JMA</sub> | 22.2 | °C/W | | Junction to Board <sup>4</sup> | | $R_{ heta JB}$ | 12.5 | °C/W | | Junction to Case <sup>5</sup> | _ | $R_{ heta JC}$ | 6.3 | °C/W | | Junction to Package Top <sup>6</sup> | Natural Convection | ΨЈТ | 0.3 | °C/W | | Junction to Package Lead <sup>7</sup> | Natural Convection | ΨЈВ | 8.7 | °C/W | - 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1). - 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. Table 59. Thermal characteristics for the 252-pin MAPBGA package 16 removed balls: 12 central, 4 corner peripheral | Rating | Conditions | Symbol | Value | Unit | |-----------------------------------------------------------|-------------------------|-----------------|-------|------| | Junction to Ambient Natural Convection <sup>1, 2, 3</sup> | Four layer board (2s2p) | $R_{\theta JA}$ | 23.8 | °C/W | | Junction to Board <sup>4</sup> | Four layer board (2s2p) | $R_{\theta JB}$ | 15.9 | °C/W | | Junction to Package Lead <sup>5</sup> | Natural Convection | ΨЈВ | 4.8 | °C/W | - Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. - 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal. - 3. Per JEDEC JESD51-6 with the board horizontal. - 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. - Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. # 20.1 General notes for specifications at maximum junction temperature An estimation of the chip junction temperature, T<sub>I</sub>, can be obtained from this equation: $$T_J = T_A + (R_{\theta JA} \times P_D)$$ where: - $T_A$ = ambient temperature for the package (°C) - $R_{\theta JA}$ = junction to ambient thermal resistance (°C/W) - $P_D$ = power dissipation in the package (W) The junction to ambient thermal resistance is an industry standard value that provides a quick and easy estimation of thermal performance. Unfortunately, there are two values in common usage: the value determined on a single layer board and the value obtained on a board with two planes. For packages such as the PBGA, these values can be different by a factor of two. Which value is closer to the application depends on the power dissipated by other components on the board. The value obtained on a single layer board is appropriate for the tightly packed printed circuit board. The value obtained on the board with the internal planes is usually appropriate if the board has low power dissipation and the components are well separated. When a heat sink is used, the thermal resistance is expressed in the following equation as the sum of a junction-to-case thermal resistance and a case-to-ambient thermal resistance: $$R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$$ ### **Ordering information** ### where: - $R_{\theta,IA}$ = junction to ambient thermal resistance (°C/W) - $R_{\theta JC}$ = junction to case thermal resistance (°C/W) - $R_{\theta CA}$ = case to ambient thermal resistance (°C/W) $R_{\theta JC}$ is device related and cannot be influenced by the user. The user controls the thermal environment to change the case to ambient thermal resistance, $R_{\theta CA}$ . For instance, the user can change the size of the heat sink, the air flow around the device, the interface material, the mounting arrangement on printed circuit board, or change the thermal dissipation on the printed circuit board surrounding the device. To determine the junction temperature of the device in the application when heat sinks are not used, the Thermal Characterization Parameter $(\Psi_{JT})$ can be used to determine the junction temperature with a measurement of the temperature at the top center of the package case using this equation: $$T_J = T_T + (\Psi_{JT} \times P_D)$$ ### where: - $T_T$ = thermocouple temperature on top of the package (°C) - $\Psi_{JT}$ = thermal characterization parameter (°C/W) - $P_D$ = power dissipation in the package (W) The thermal characterization parameter is measured per JESD51-2 specification using a 40 gauge type T thermocouple epoxied to the top center of the package case. The thermocouple should be positioned so that the thermocouple junction rests on the package. A small amount of epoxy is placed over the thermocouple junction and over about 1 mm of wire extending from the junction. The thermocouple wire is placed flat against the package case to avoid measurement errors caused by cooling effects of the thermocouple wire. # 21 Ordering information **Table 60. Ordering information** | Part Number | Device Type | Flash/SRAM | Emulation RAM | Package | Frequency | |------------------|------------------------|-------------|---------------|------------|-----------| | SPC5746RK1MMT5 | Sample PD <sup>1</sup> | 4M / 256 KB | - | 252 MAPBGA | 200 MHz | | SPC5746RK1MLU3 | Sample PD | 4M/256KB | - | 176 LQFP | 150 MHz | | SPC5745RK1MMT5 | Sample PD | 3M/192KB | - | 252 MAPBGA | 200 MHz | | SPC5745RK1MLU3 | Sample PD | 3M / 192 KB | - | 176 LQFP | 150 MHz | | SPC5743RK1MLU5 | Sample PD | 2M / 128KB | - | 176 LQFP | 200 MHz | | SPC5743RK1MLQ5 | Sample PD | 2M / 128 KB | - | 144 LQFP | 200 MHz | | PPC5746R2K1MMZ5A | Sample ED <sup>2</sup> | 4M / 256 KB | 1 MB | 292 MAPBGA | 200 MHz | - 1. "PD" refers to a production device, orderable in quantity. - 2. "ED" refers to an emulation device, orderable in limited quantities. An emulation device (ED) is for use during system development only and is not to be used in production. An ED is a Production PD chip combined with a companion chip to form an Emulation and Debug Device (ED) and includes additional RAM memory and debug features. EDs are provided "as is" without warranty of any kind. In the event of a suspected ED failure, NXP agrees to exchange the suspected failing ED from the customer at no additional charge, however NXP will not analyze ED returns. # 22 Revision history ## Table 61. Revision history | Revision | Date | Description of changes | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | 05/2013 | Initial release. | | 2 | 12/2014 | Overall: | | | | In section Block diagram: In Figure 1, changed "AIPS Bridge 0/1" to "AIPS PBridge_0/1". In Figure 2: Changed figure title (was "Peripherals block diagram"). Changed "BAF" to "BAR". Added PBRIDGE_1, EIM, XBAR, and PBRIDGE_0. | | | | In section Introduction, removed section "Parameter classification". | | | | In section Absolute maximum ratings, Table 1: • VDD_HV_IO_FEC spec: removed row for "Using Ethernet Reference to VSS" condition. • Corrected "VIDD_HV_IO_MSC" to "VDD_HV_IO_MSC". • Add parameter IIOMAX. • Deleted IMAXSEG parameter. | | | | In section Operating conditions: • Deleted sentence "The ranges in this table are design targets". • Added a NOTE that all power supplies need to be powered up. • In Table 3: • Removed VDD_HV_FLA. • Changed minimum voltage of VDD_HV_ADV_SD. • Modified footnote for S/D ADC supply voltage. • Modified footnote for SAR ADC supply voltage. • Modified VRAMP spec to two separate specs for "VRAMP_VDD_LV" and "VRAMP_VDD_HV_IO_MAIN, VRAMP_VDD_HV_PMC". | | | | In section DC electrical specifications: Removed the statement that the ranges are design targets. In Table 5: Modified I <sub>DD_LV</sub> to show specs depending on device model. Modified footnote. Removed the "PMC only" row of the IDD_HV_PMC "internal core reg bypassed" spec. Removed IDD_MAIN_CORE_AC. Removed IDD_LKSTP_AC. Changed I <sub>DDSTBY_ON</sub> value at 40 °C. Changed I <sub>DDSTBY_REG</sub> parameter to "32 KB RAM Standby Regulator Current" (was "Standby Leakage Current"); changed condition to "V <sub>DDSTBY</sub> @ 1.2 V to 5.9 V, Tj = 150C" (was "V <sub>DDSTBY</sub> @ 1.3 V") | # Table 61. Revision history | Revision | Date | Description of changes | |----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Removed IDDOFF. A MANUAL REPORT OF THE PROPERTY P | | | | Added IDD_BD_STBY. Added IVDDA. | | | | | | | | In section Input pad specifications : • In Table 7 : | | | | <ul> <li>In Table 7:</li> <li>Added footnote that supported input levels vary according to pad types.</li> </ul> | | | | Corrected VILTTL Min and Max values. | | | | Corrected VIHAUTO, VILCMOS_H and VILCMOS Min value. | | | | <ul> <li>In Table 8:</li> <li>Modified IIWPUI Min values for condition Vin = VIH = 0.65 * VDD_HV_IO.</li> </ul> | | | | <ul> <li>Modified IIWPDI Min values for condition Vin = VIL = 0.35 * VDD_HV_IO.</li> </ul> | | | | Removed the "Analog Input Leakeage and Pull-Up/Down DC electrical characteristics" table | | | | and the preceding introductory paragraph to be moved to the ADC input description section. | | | | In section Output pad specifications, Table 9, changed VOH and VOL specs to two separate specs for 3V pads and 5V pads respectively. Corrected VOH Min and VOL Max values. | | | | In section I/O pad current specifications: | | | | Added I/O Current Consumption tables. Medified NOTE on Excel file attached to the Reference Manual. | | | | Modified NOTE on Excel file attached to the Reference Manual. | | | | Added section Reset pad (PORST, RESET) electrical characteristics. | | | | In section Oscillator and FMPLL: | | | | In Table 13, removed PLL0_PHI0 single period jitter row. In Table 15. | | | | <ul> <li>In Table 15:</li> <li>Modified footnote for CS_EXTAL and CS_XTAL.</li> </ul> | | | | Modified gm (Oscillator Transconductance) spec. | | | | Removed VHYS. | | | | In section ADC modules, revised the subsection structure and titles: | | | | Added section ADC input description with content moved from the "Input pad specifications" | | | | <ul> <li>section.</li> <li>Section "Input impedance and ADC accuracy" renamed to Input equivalent circuit and ADC</li> </ul> | | | | conversion characteristics with all content except Figure 11 and Table 19 removed. | | | | Removed erroneous section "SAR ADC electrical specification". | | | | In section SAR ADC, Table 19: | | | | <ul> <li>Added footnote ("SAR ADC performance is not guaranteed") to f<sub>CK</sub> symbol.</li> </ul> | | | | Changed t <sub>sample</sub> specification min value to 250 ns (was 275). Added feature to OFS and CNF, Changed OFS and CNF min and may value. | | | | <ul> <li>Added footnote to OFS and GNE. Changed OFS and GNE min and max values.</li> <li>Removed "Input (singe ADC channel)".</li> </ul> | | | | Removed injection row for "Input (double ADC channel)". | | | | SNR, THD, SINAD, and ENOB specifications: changed frequency condition to 50 kHz (was | | | | 125 kHz). • Changed SNR Min values. | | | | Added footnote to ENOB. | | | | <ul> <li>Added I<sub>DD_VDDA</sub>, I<sub>DD_VDDR</sub>, and V<sub>BG_REF</sub> parameters.</li> </ul> | | | | In section S/D ADC, Table 20: | | | | <ul> <li>For V<sub>IN_PK2PK</sub> parameter second and third rows, changed V<sub>SS</sub> in Conditions to V<sub>DD</sub>.</li> </ul> | | | | <ul> <li>For f<sub>ADCD_M</sub> specification, removed sampling frequency footnote from parameter.</li> <li>Added footnote to RESOLUTION value.</li> </ul> | | | | <ul> <li>For \( \delta_{GAIN} \) specification added footnote to parameter and added new row with more detailed</li> </ul> | | | | "After calibration" conditions. | | | | <ul> <li>Moved footnote "S/D ADC is functional in the range" from the Z<sub>IN</sub> to the SNR parameters.</li> </ul> | Table continues on the next page... # Table 61. Revision history | Revision | Date | Description of changes | |----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Changed all instances of "4.0 &lt; VDD_HV_ADV_SD &lt; 5.5" in the Conditions column to "4.5 &lt; VDD_HV_ADV_SD &lt; 5.5". Modified voltage range in its footnote.</li> <li>Changed SNR<sub>SE150</sub>, GAIN = 16 condition min value to 55 dB (was 60).</li> <li>Changed SINAD<sub>SE150</sub>, GAIN = 16 condition min value to 54 dB (was 59).</li> <li>Unit for SINADDIFF150, SINADDIFF333 and SINADSE150 changed from dBFs to dB.</li> <li>For Z<sub>IN</sub> specification, revised parameter footnote.</li> <li>Added CMRR to symbol column for Common mode rejection ratio specification. Changed min value to 55 dB.</li> <li>For δ<sub>GROUP</sub> specification, revised maximum values for OSR = 24 to OSR = 256 conditions.</li> <li>Revised entire row for t<sub>LATENCY</sub>, t<sub>SETTLING</sub>, and t<sub>ODRECOVERY</sub> specifications. Footnote added to t<sub>LATENCY</sub> parameter.</li> <li>Added I<sub>BIAS</sub> specification.</li> <li>Changed IADV_D and ΣIADR_D values.</li> </ul> | | | | In section Temperature sensor, Table 21 : | | | | In section LFAST interface timing diagrams, Figure 12, "IΔVODI" changed to "IVODI". | | | | In section LFAST and MSC /DSPI LVDS interface electrical characteristics, Table 24, the max. value for Rise/ Fall time specs changed from 4.0 to 5.7 ns. | | | | In section LFAST PLL electrical characteristics, Table 25, ΔPER <sub>EYE</sub> specification, changed Nominal value to 550 (was blank) and Max value to blank (was 400). | | | | In section Recommended power transistors, Table 27, added the specification for V <sub>C</sub> . | | | | In section Power management integration: • In Figure 17: • Changed "n x C <sub>LV</sub> " to "C <sub>LV</sub> ". • Changed C <sub>HV_ADC_S</sub> to C <sub>HV_ADC_SAR</sub> . • In Table 28: • Changed the first footnote for CHV_PMC to have the same footnote number as the first footnote for CLV as they were identical. • Modified Minimum V <sub>DD_HV_ADV_SAR</sub> external capacitance and associated footnote. | | | | Added section Regulator example for the NJD2873 transistor. | | | | Added section Regulator example for the 2SCR574d transistor. | | | | In section Device voltage monitoring, Table 29: • Updated following specs: • LVD_core_hot • LVD_core_cold • HVD_core • LVD_HV • HVD_HV • LVD_IO • LVD_SAR • Removed following specs: • LVD_FLASH • HVD_FLASH • LVD_MSC_3V3 • LVD_MSC_5V0 • LVD_JTAG • HVD_SAR | Table continues on the next page... # Table 61. Revision history | Revision | Date | Description of changes | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | LVD_SD HVD_SD Corrected Voltage detector threshold crossing assertion Unit. | | | | In section Flash memory program and erase specifications, Table 30 : • Removed parenthetical phrase from table title. • Made overall updates to spec values. • Removed footnote 7. | | | | In section Flash memory Array Integrity and Margin Read specifications, Table 31: • Removed parenthetical phrase from table title. • Made overall updates to spec values. | | | | In section Flash memory module life specifications, Table 32, removed parenthetical phrase from table title. | | | | In section Flash memory AC timing specifications, Table 33, removed parenthetical phrase from table title. | | | | Added section Flash read wait state and address pipeline control settings. | | | | In section Power management integration, Table 28, changed the footnotes for t <sub>TCYC</sub> Min values to have the same footnote number as they were identical. | | | | In section DSPI timing with CMOS and LVDS, Table 39, LVDS (Master mode) specification: changed Max usuable frequency to 40 MHz (was 33 MHz). | | | | In section DSPI CMOS master mode – classic timing : • Added NOTE. • In Table 40, changed PCS strobe timing values. | | | | In section DSPI CMOS master mode – modified timing : • Added NOTE. • In Table 41, changed PCS strobe timing values. | | | | In section DSPI LVDS master mode – modified timing, Table 42, changed significant digits for some values. | | | | In section DSPI master mode – output only: • Modified format paragraphs leading the tables. Removed NOTE. • In Table 43, changed the t <sub>CSV</sub> strong drive value and t <sub>HO</sub> LVDS value. • In Table 44, changed significant digits for some values. | | | | In section FEC timing, corrected the title of MII-lite and RMII serial management channel timing subsections. | | | | In section MII-lite transmit signal timing (TXD[3:0], TX_EN, TX_ER, TX_CLK), Table 47, modified footnote for output parameters. | | | | In section RMII serial management channel timing (MDIO and MDC), added Note on reference for timing specifications. | | | | In section RMII transmit signal timing (TXD[1:0], TX_EN), Table 52, modified R6 max value. | | | | In section UART timings, Table 53, removed 100 MHz specification. | | | | "Package drawings" section renamed to Obtaining package dimensions, with package drawing document numbers to search at the Freescale website. Drawings removed from this document. | | | | In section Thermal characteristics : • Added table for 144 LQFP. | # Table 61. Revision history (continued) | 09/2015 | <ul> <li>Moved table for 176 LQFP before 252 MAPBGA and updated table.</li> <li>Replaced table for 252 MAPBGA with two separate tables for package with full solder balls and package with 16 removed balls.</li> <li>In section Ordering information, replaced the table.</li> </ul> | |---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 09/2015 | | | 09/2015 | | | | On the cover page: • Changed doctype from "Data Sheet: Product Preview" to "Data Sheet: Technical Data" at the upper left corner. • Changed statement on status of doc at the bottom of the page. | | | Removed "Preliminary" and "Non-Disclosure Agreement required" from footers on each page. | | | In section Electromagnetic Compatibility (EMC) removed content of entire section and replaced it with statement: "EMC measurements to IC-level IEC standards are available from Freescale on request." | | | In section Operating conditions : • In Table 3 | | | <ul> <li>For VDD_HV_PMC, removed the two footnotes.</li> <li>For VDDSTBY, added statement on ramp rate to footnote.</li> <li>For VSTBY_BO, removed Min value and added Max value.</li> </ul> | | | In section DC electrical specifications : In Table 5 : IDD_LV spec: | | | <ul> <li>MPC5746R/MPC5745R Max value changed to 700 mA.</li> <li>MPC5743R/MPC5742R Max value changed to 610 mA.</li> <li>IDDSTBY_ON TA=40°C and TA=85°C values updated.</li> <li>IVDDA values updated.</li> </ul> | | | In section I/O pad specification, Table 6 Description for Input only pads, removed reference to "Automotive" input. | | | In section Input pad specifications, Table 7 removed VIHAUTO, VILAUTO, VHYSAUTO, and VDRFTAUTO specs and references to "Automotive" input in footnotes. | | | In section Output pad specifications: • In Table 9, removed footnote for tR_F spec Parameter about transition time maximum value approximation formula. | | | In section Reset pad (PORST, RESET) electrical characteristics: • In Table 12: • Changed specs for VIH, VIL, and VHYS to VIH Reset, VIL Reset, and VHYS Reset | | | respectively. • Added specs for VIH PORST, VIL PORST, VHYS PORST. • Generally added Conditions and updated spec values. In the Conditions column, changed all instances of "3.0 V" to "3.5 V". | | | In section Oscillator and FMPLL: • In Table 13, for ΔPLL0LTJ spec, modified long term jitter Min and Max values. • In Table 16, values updated. • In Table 17, added spec for dfTRIM (IRC software trimming step). | | | In section ADC input description : • In Table 18: • RPUPD 5ΚΩ spec Max value changed to 8.8ΚΩ. | | | | Table continues on the next page... Table 61. Revision history (continued) | Revision | Date | Description of changes | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | In Table 19: In the SNR, THD, SINAD, and ENOB rows Conditions, changed "50 kHz" to "125 kHz". Modified footnote to ENOB In IDD_VDDA and IDD_VDDR rows, modified values. In VBG_REF row's Conditions, added "INPSAMP=0xFF" Added NOTE "For spec complaint operation, do not expose clock sources, including crystal oscillator, IRC, PLL0, and PLL1 on the CLKOUT pads while the SAR ADC is converting." Added NOTE: "The ADC performance specifications are not guaranteed if two or more ADCs simultaneously sample the same shared channel". | | | | In section S/D ADC: • In Table 20: • For THD <sub>DIFF333</sub> GAIN = 16, updated Min value. • For I <sub>ADV_D</sub> , updated Max value. | | | | In section LFAST and MSC /DSPI LVDS interface electrical characteristics: • After table Table 24 added NOTE "For optimum LVDS performance, it is recommended to set the neighbouring GPIO pads to use Weak Drive". | | | | In section Device voltage monitoring: • In Table 29: • For LVD_core_hot, LVD_HV, and LVD_IO specs, removed the untrimmed Rising voltage and Falling voltage rows. • For LVD_core_hot, changed Mask Opt. value to "No". | | | | In section Regulator example for the 2SCR574d transistor, figure "Regulator example", changed "5V or Vcollector" to "3.3V or Vcollector". | | | | In section DSPI CMOS master mode – classic timing, Table 40: • Changed tSDC spec's Condition SCK drive strength from "0 pF" to "0 to 50 pF". • In tSUI and tHI specs' footnote, removed reference to "Automotive" thresholds. | | | | In section DSPI CMOS master mode – modified timing, Table 41: • Changed tSDC spec's Condition SCK drive strength from "0 pF" to "0 to 50 pF". • In tSUI and tHI specs' footnote, removed reference to "Automotive" thresholds. | | | | In section DSPI master mode – output only, Table 44, changed tSDC spec's Condition SCK drive strength from "0 pF" to "0 to 50 pF". | | | | Added section eMIOS timing. | | | | In section Ordering information, Table 60 : • Updated Part Numbers. • Updated Emulation device footnote. | | 4 | 03/2016 | In section Block diagram, Figure 2: • "DECIM" changed to "DECFILTER". • "SIPI" changed to "Zipwire". • I/O lines added to Zipwire, SIUL2, REACM, eTPU, eMIOS, IGF, and XOSC. | | | | In section Absolute maximum ratings table "Absolute maximum ratings", removed I <sub>IOMAX</sub> spec and added I <sub>MAXSEG</sub> spec. | | | | In section Operating conditions table "Device operating conditions": • For the FEC I/O supply voltage, MSC I/O supply voltage, and JTAG I/O supply voltage specs, removed the LVD enabled/disabled distinction. • Added footnote to I <sub>MAXSEG</sub> . | | | | In section I/O pad current specifications : | Table continues on the next page... # Table 61. Revision history (continued) | Revision | Date | Description of changes | |----------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <ul> <li>Modified the descriptions in the two paragraphs after the tables.</li> <li>Removed the third paragraph after the tables and the first Note.</li> </ul> | | | | Added section DSPI CMOS slave mode. | | | | In section Ordering information table "Ordering Information", changed Part Numbers for the 176 LQFP PD and the ED. | | 5 | 10/2016 | Editorial updates. | | | | In section Operating conditions table "Device operating conditions" added foootnote to $V_{DD\_HV\_IO\_JTAG}$ . | | | | In section Input pad specifications table "I/O input DC electrical characteristics" for $I_{LKG}$ added condition " $V_{SS} < V_{IN} < V_{DD\_HV\_IO^*}$ " | | | | In section ADC input description table "Analog Input Leakage and Pull-Up/Down DC electrical characteristics" for ILK_AD added conditions " $V_{SS\_HV\_ADV\_SAR} < V_{IN} < V_{DD\_HV\_ADV\_SAR}$ " and " $V_{SS\_HV\_ADV\_SD} < V_{IN} < V_{DD\_HV\_ADV\_SD}$ ". | | | | In section Recommended power transistors table "Recommended operating characteristics" for I <sub>CMaxDC</sub> changed the parameter from "Minimum peak collector current" to "Maximum DC collector current". | | | | In section SAR ADC table "ADC conversion characteristics": | | | | <ul> <li>Removed the condition for t<sub>sample</sub>.</li> <li>Removed the Min and added the formula (6.02*ENOB) + 1.76 for SINAD.</li> <li>Changed the Min value from 650 to 700 for t<sub>conv</sub>.</li> </ul> | | | | In section S/D ADC table "SDn ADC electrical specification": | | | | Removed Z <sub>IN</sub> specification | | | | <ul> <li>Added Z<sub>DIFF</sub>, Z<sub>CM</sub>, and ΔV<sub>INTCM</sub> specifications</li> <li>For R<sub>BIAS</sub>:</li> </ul> | | | | <ul> <li>Changed Parameter description from "Bias resistance" to "Bare bias resistance"</li> <li>Changed Min from 100 kΩ to 110 kΩ</li> </ul> | | | | <ul> <li>Changed Milit Holl 100 kΩ to 110 kΩ</li> <li>Changed Typ from 125 kΩ to 144 kΩ</li> </ul> | | | | <ul> <li>Changed Max from 160 kΩ to 180 kΩ</li> </ul> | | | | In section Flash memory AC timing specifications table "Flash memory AC timing specifications" for | | | | t <sub>psus</sub> : • Changed Typical from 7 μs plus four system clock periods to 9.4 μs plus four system clock | | | | periods • Changed Max from 9.1 μs plus four system clock periods to 11.5 μs plus four system clock | | | | periods | | 6 | 05/2017 | Changed Freescale to NXP throughout the datasheet. | | | | In Ordering information added rows for SPC5746RK1MLU3, SPC5745RK1MMT5 and SPC5743RK1MLU5. | | | | In Table 3 added footnote in V <sub>DD_HV_PMC</sub> | | | | In Table 28 for the rowset C <sub>HV_FLA</sub> changed the Minimum and Typical values. | | 7 | 01/2020 | In Table 20 : • Changed the condition of δ <sub>GROUP</sub> from "Within pass band – Tclk is f <sub>ADCD_M</sub> / 2" to "Within pass band – Tclk is 2/f <sub>ADCD_M</sub> ". | | | | • In the footnote of t <sub>LATENCY</sub> changed the Register Latency formula from "REGISTER LATENCY = tLATENCY + 0.5/fADCD_S + 2 (~+1)/fADCD_M + 2(~+1)fPBRIDGEx_CLK where fADCD_S is the frequency of the sampling clock, fADCD_M is the frequency of the modulator" to "REGISTER LATENCY = t <sub>LATENCY</sub> + 0.5/f <sub>ADCD_S</sub> + 2 (~+1)/f <sub>ADCD_M</sub> + 2(~+1)/f <sub>PBRIDGEx_CLK</sub> | ### **Revision history** # Table 61. Revision history | Revision | Date | Description of changes | |----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | where $f_{ADCD\_S}$ is the after-decimation ADC output data rate, $f_{ADCD\_M}/2$ is the modulator sampling rate and $f_{PBRIDGEx\_CLK}$ is the frequency of the peripheral bridge clock feeds to the ADC S/D module". | ### How to Reach Us: Home Page: nxp.com Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein. NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions. While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP. the NXP logo. NXP SECURE CONNECTIONS FOR A SMARTER WORLD. COOLFLUX. EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamlQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org. © 2013–2020 NXP B.V. Document Number MPC5746R Revision 7, 02/2020