

# RFD3055, RFD3055SM, RFP3055

Data Sheet

### January 2002

### 12A, 60V, 0.150 Ohm, N-Channel Power MOSFETs

These are N-Channel enhancement mode silicon gate power field effect transistors. They are advanced power MOSFETs designed, tested, and guaranteed to withstand a specified level of energy in the breakdown avalanche mode of operation. All of these power MOSFETs are designed for applications such as switching regulators, switching convertors, motor drivers, relay drivers, and drivers for high power bipolar switching transistors requiring high speed and low gate drive power. These types can be operated directly from integrated circuits.

Formerly developmental type TA49082.

### **Ordering Information**

| PART NUMBER | PACKAGE  | BRAND  |
|-------------|----------|--------|
| RFD3055     | TO-251AA | FD3055 |
| RFD3055SM   | TO-252AA | FD3055 |
| RFP3055     | TO-220AB | FP3055 |

NOTE: When ordering, use the entire part number. Add the suffix 9A, to obtain the TO-252AA variant in tape and reel, i.e. RFD3055SM9A.

### Features

- 12A, 60V
- r<sub>DS(ON)</sub> = 0.150Ω
- Temperature Compensating PSPICE<sup>®</sup> Model
- Peak Current vs Pulse Width Curve
- UIS Rating Curve
- 175<sup>o</sup>C Operating Temperature
- Related Literature
  - TB334 "Guidelines for Soldering Surface Mount Components to PC Boards"

### Symbol





#### Absolute Maximum Ratings $T_{C} = 25^{\circ}C$ , Unless Otherwise Specified

|                                                                         | RFD3055, RFD3055SM, RFP3055 | UNITS             |
|-------------------------------------------------------------------------|-----------------------------|-------------------|
| Drain to Source Voltage (Note 1)                                        | 60                          | V                 |
| Drain to Gate Voltage (R <sub>GS</sub> = 20KΩ) (Note 1)V <sub>DGR</sub> | 60                          | V                 |
| Gate to Source VoltageV <sub>GS</sub>                                   | ±20                         | V                 |
| Continuous Drain Current                                                | 12                          | А                 |
| Pulsed Drain Current (Note 3)                                           | Refer to Peak Current Curve | А                 |
| Single Pulse Avalanche Rating (Figures 14, 15) I <sub>AS</sub>          | Refer to UIS Curve          |                   |
| Power DissipationPD                                                     | 53                          | W                 |
| Linear Derating Factor                                                  | 0.357                       | W/ <sup>o</sup> C |
| Operating and Storage Temperature                                       | -55 to 175                  | °C                |
| Maximum Temperature for Soldering                                       |                             |                   |
| Leads at 0.063in (1.6mm) from Case for 10s                              | 300                         | °C                |
| Package Body for 10s, See Techbrief 334                                 | 260                         | °C                |

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTE:

1.  $T_J = 25^{\circ}C$  to  $150^{\circ}C$ .

| PARAMETER                              | SYMBOL              | TEST CONDITIONS                                                                                                                                                                                                                                                               |                                 | MIN | ТҮР | MAX   | UNITS |
|----------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-----|-----|-------|-------|
| Drain to Source Breakdown Voltage      | BV <sub>DSS</sub>   | I <sub>D</sub> = 250μA, V <sub>GS</sub> = 0V (Figure 11)                                                                                                                                                                                                                      |                                 | 60  | -   | -     | V     |
| Gate Threshold Voltage                 | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}$ , $I_D = 250\mu A$ (Figure 10)                                                                                                                                                                                                                              |                                 | 2   | -   | 4     | V     |
| Zero Gate Voltage Drain Current        | I <sub>DSS</sub>    | $V_{DS}$ = Rated BV <sub>DSS</sub> , $V_{GS}$ = 0V                                                                                                                                                                                                                            |                                 | -   | -   | 1     | μΑ    |
|                                        |                     | $T_{C} = 125^{\circ}C, V_{DS}$                                                                                                                                                                                                                                                | = 0.8 x Rated BV <sub>DSS</sub> | -   | -   | 25    | μA    |
| Gate to Source Leakage Current         | I <sub>GSS</sub>    | $V_{GS} = \pm 20V$                                                                                                                                                                                                                                                            |                                 | -   | -   | 100   | nA    |
| Drain to Source On Resistance          | r <sub>DS(ON)</sub> | I <sub>D</sub> = 12A, V <sub>GS</sub> = 10V (Figure 9) (Note 2)                                                                                                                                                                                                               |                                 | -   | -   | 0.150 | Ω     |
| Turn-On Time                           | ton                 | $V_{DD} = 30V, I_D = 12A$                                                                                                                                                                                                                                                     |                                 | -   | -   | 40    | ns    |
| Turn-On Delay Time                     | t <sub>d(ON)</sub>  | R <sub>L</sub> = 2.5Ω, V <sub>GS</sub> =<br>R <sub>G</sub> = 10Ω                                                                                                                                                                                                              | -                               | 7   | -   | ns    |       |
| Rise Time                              | t <sub>r</sub>      | (Figure 13)                                                                                                                                                                                                                                                                   | -                               | 21  | -   | ns    |       |
| Turn-Off Delay Time                    | t <sub>d(OFF)</sub> |                                                                                                                                                                                                                                                                               | -                               | 16  | -   | ns    |       |
| Fall Time                              | t <sub>f</sub>      | -                                                                                                                                                                                                                                                                             |                                 | -   | 10  | -     | ns    |
| Turn-Off Time                          | tOFF                |                                                                                                                                                                                                                                                                               |                                 | -   | -   | 40    | ns    |
| Total Gate Charge                      | Q <sub>g(TOT)</sub> | $\label{eq:VGS} \begin{array}{l} V_{GS} = 0 \text{ to } 20V \\ V_{GS} = 0 \text{ to } 10V \\ V_{GS} = 0 \text{ to } 10V \\ V_{GS} = 0 \text{ to } 2V \end{array} \begin{array}{l} V_{DD} = 48V, I_D = 12A, \\ R_L = 4\Omega, \\ I_g(REF) = 0.24mA \\ (Figure 13) \end{array}$ |                                 | -   | 19  | 23    | nC    |
| Gate Charge at 10V                     | Q <sub>g(10)</sub>  |                                                                                                                                                                                                                                                                               |                                 | -   | 10  | 12    | nC    |
| Threshold Gate Charge                  | Q <sub>g(TH)</sub>  |                                                                                                                                                                                                                                                                               |                                 | -   | 0.6 | 0.8   | nC    |
| Input Capacitance                      | C <sub>ISS</sub>    | V <sub>DS</sub> = 25V, V <sub>GS</sub> = 0V,<br>f = 1MHz (Figure 12)                                                                                                                                                                                                          |                                 | -   | 300 | -     | pF    |
| Output Capacitance                     | C <sub>OSS</sub>    |                                                                                                                                                                                                                                                                               |                                 | -   | 100 | -     | pF    |
| Reverse Transfer Capacitance           | C <sub>RSS</sub>    |                                                                                                                                                                                                                                                                               |                                 | -   | 30  | -     | pF    |
| Thermal Resistance Junction to Case    | R <sub>0JC</sub>    |                                                                                                                                                                                                                                                                               |                                 | -   | -   | 2.8   | °C/W  |
| Thermal Resistance Junction to Ambient | R <sub>0JA</sub>    | TO-251 and TO-252                                                                                                                                                                                                                                                             |                                 | -   | -   | 100   | °C/W  |
|                                        |                     | TO-220                                                                                                                                                                                                                                                                        |                                 | -   | -   | 62.5  | °C/W  |

#### Electrical Specifications 25°C Unless Otherwise Specified

### Source to Drain Diode Specifications

| PARAMETER                     | SYMBOL          | TEST CONDITIONS                                | MIN | ТҮР | MAX | UNITS |
|-------------------------------|-----------------|------------------------------------------------|-----|-----|-----|-------|
| Source to Drain Diode Voltage | V <sub>SD</sub> | I <sub>SD</sub> = 12A                          | -   | -   | 1.5 | V     |
| Reverse Recovery Time         | t <sub>rr</sub> | $I_{SD}$ = 12A, dI <sub>SD</sub> /dt = 100A/µs | -   | -   | 100 | ns    |

NOTES:

2. Pulse Test: Pulse Width  $\leq$  300ms, Duty Cycle  $\leq$  2%.

3. Repetitive Rating: Pulse Width limited by max junction temperature. See Transient Thermal Impedance Curve (Figure 3) and Peak Current Capability Curve (Figure 5).

### Typical Performance Curves Unless Otherwise Specified







FIGURE 2. MAXIMUM CONTINUOUS DRAIN CURRENT vs CASE TEMPERATURE









©2002 Fairchild Semiconductor Corporation



FIGURE 5. PEAK CURRENT CAPABILITY

## Typical Performance Curves Unless Otherwise Specified (Continued)





FIGURE 10. NORMALIZED GATE THRESHOLD VOLTAGE vs TEMPERATURE





TJ, JUNCTION TEMPERATURE (°C)

FIGURE 9. NORMALIZED DRAIN TO SOURCE ON **RESISTANCE vs JUNCTION TEMPERATURE** 



FIGURE 11. NORMALIZED DRAIN TO SOURCE BREAKDOWN **VOLTAGE vs TEMPERATURE** 

### Typical Performance Curves Unless Otherwise Specified (Continued)



FIGURE 12. CAPACITANCE vs DRAIN TO SOURCE VOLTAGE



NOTE: Refer to Fairchild Application Notes AN7254 and AN7260. FIGURE 13. NORMALIZED SWITCHING WAVEFORMS FOR CONSTANT GATE CURRENT



#### FIGURE 15. UNCLAMPED ENERGY WAVEFORMS



FIGURE 17. RESISTIVE SWITCHING WAVEFORMS

#### Test Circuits and Waveforms



FIGURE 14. UNCLAMPED ENERGY TEST CIRCUIT



FIGURE 16. SWITCHING TIME TEST CIRCUIT

©2002 Fairchild Semiconductor Corporation

# Test Circuits and Waveforms (Continued)





FIGURE 18. GATE CHARGE TEST CIRCUIT

FIGURE 19. GATE CHARGE WAVEFORMS

DPI CAP

5

### PSPICE Electrical Model

.SUBCKT RFP3055 213: rev 10/26/93

CA 12 8 0.540e-9 CB 15 14 0.540e-9 CIN 6 8 0.300e-9

DBODY 7 5 DBDMOD DBREAK 5 11 DBKMOD DPLCAP 10 5 DPLCAPMOD

EBREAK 11 7 17 18 67.9 EDS 148581 EGS 138681 ESG 6 10 6 8 1 EVTO 20 6 18 8 1

IT 8 17 1

LDRAIN 2 5 1e-9 LGATE 1 9 4.61e-9 LSOURCE 3 7 4.61e-9

MOS1 16 6 8 8 MOSMOD M=0.99 MOS2 16 21 8 8 MOSMOD M=0.01

RBREAK 17 18 RBKMOD 1 RDRAIN 50 16 RDSMOD 1e-4 RGATE 9 20 7.23 RIN 6 8 1e9 RSCL1 5 51 RSLVCMOD 1e-6 RSCL2 5 50 1e3 RSOURCE 8 7 RDSMOD 108e-3 RVTO 18 19 RVTOMOD 1

S1A 6 12 13 8 S1AMOD S1B 13 12 13 8 S1BMOD S2A 6 15 14 13 S2AMOD S2B 13 15 14 13 S2BMOD

VBAT 8 19 DC 1 VTO 21 6 0.5

ESCL 51 50 VALUE={(V(5,51)/ABS(V(5,51)))\*(PWR(V(5,51)\*1e6/30,6.5))}

.MODEL DBDMOD D (IS=4.33e-14 RS=2.78e-2 TRS1=1.10e-3 TRS2=5.19e-6 CJO=3.94e-10 TT=7.63e-8) .MODEL DBKMOD D (RS=0.676 TRS1=1.94e-3 TRS2=-1.09e-6) .MODEL DPLCAPMOD D (CJO=0.238e-9 IS=1e-30 N=10) .MODEL MOSMOD NMOS (VTO=4.078 KP=12 IS=1e-30 N=10 TOX=1 L=1u W=1u) .MODEL RBKMOD RES (TC1=1.06e-3 TC2=-1.92e-6) .MODEL RDSMOD RES (TC1=5.03e-3 TC2=1.53e-5) .MODEL RSLVCMOD RES (TC1=2.2e-3 TC2=-5e-6) .MODEL RVTOMOD RES (TC1=-5.02e-3 TC2=-9.16e-6) .MODEL S1AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-6.5 VOFF=-3.5) .MODEL S1BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-3.5 VOFF=-6.5) .MODEL S2AMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=-2.50 VOFF=2.50) .MODEL S2BMOD VSWITCH (RON=1e-5 ROFF=0.1 VON=2.50 VOFF=-2.50)

.ENDS

NOTE: For further discussion of the PSPICE model consult A New PSPICE Sub-Circuit for the Power MOSFet Featuring Global Temperature Options; authored by William J. Hepp and C. Frank Wheatley.



#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>TM</sup> Bottomless<sup>TM</sup> CoolFET<sup>TM</sup> CROSSVOLT<sup>TM</sup> DenseTrench<sup>TM</sup> DOME<sup>TM</sup> EcoSPARK<sup>TM</sup> E<sup>2</sup>CMOS<sup>TM</sup> EnSigna<sup>TM</sup> FACT<sup>TM</sup> FACT Quiet Series<sup>TM</sup> FAST $^{\textcircled{(0)}}$ OPTOLFASTr<sup>TM</sup>OPTOFFRFET<sup>TM</sup>PACMAGlobalOptoisolator<sup>TM</sup>POPTMGTO<sup>TM</sup>Power2HiSeC<sup>TM</sup>Power7ISOPLANAR<sup>TM</sup>QFET<sup>TM</sup>LittleFET<sup>TM</sup>QS<sup>TM</sup>MicroFET<sup>TM</sup>QT OptMicroPak<sup>TM</sup>Quiet SMICROWIRE<sup>TM</sup>SILENT

OPTOLOGIC<sup>™</sup> OPTOPLANAR<sup>™</sup> PACMAN<sup>™</sup> POP<sup>™</sup> Power247<sup>™</sup> PowerTrench<sup>®</sup> QFET<sup>™</sup> QS<sup>™</sup> QT Optoelectronics<sup>™</sup> Quiet Series<sup>™</sup> SILENT SWITCHER<sup>®</sup> SMART START<sup>™</sup> VCX<sup>™</sup> STAR\*POWER<sup>™</sup> SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8 SyncFET<sup>™</sup> TinyLogic<sup>™</sup> TruTranslation<sup>™</sup> UHC<sup>™</sup> UltraFET<sup>®</sup>

STAR\*POWER is used under license

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### PRODUCT STATUS DEFINITIONS

Definition of Terms

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                                        |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for<br>product development. Specifications may change in<br>any manner without notice.                                                                                          |
| Preliminary              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild<br>Semiconductor reserves the right to make changes at<br>any time without notice in order to improve design.                                                             |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |
|                          | -                         | Rev. H4                                                                                                                                                                                                                           |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor has against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death ass

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC

Downloaded from Arrow.com.