## **Change Summary**

Changes from February 2005 Issue to April 2011 Issue.

| Page | Item                 | Change                                                         |
|------|----------------------|----------------------------------------------------------------|
| 1    | Ordering Information | Obsolete Leaded packages, only Pb Free packages are available. |



Figure 2 - Pin Connections

### **Pin Descripton**

| Р         | in#        |               |                                                                                                                                                                                                                                                         |
|-----------|------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40<br>DIP | 44<br>PLCC | Name          | Description                                                                                                                                                                                                                                             |
| 1         | 2          | DTA           | Data Acknowledgement (Open Drain Output). This is the data acknowledgement on the microprocessor interface. This pin is pulled low to signal that the chip has processed the data. A 909 $\Omega$ 1/4W, resistor is recommended to be used as a pullup. |
| 2-4       | 3-5        | STi0-<br>STi2 | ST-BUS Input 0 to 2 (Inputs). These are the inputs for the 2048 kbit/s ST-BUS input streams.                                                                                                                                                            |
| 5-9       | 7-11       | STi3-<br>STi7 | ST-BUS Input 3 to 7 (Inputs). These are the inputs for the 2048 kbit/s ST-BUS input streams.                                                                                                                                                            |
| 10        | 12         | $V_{DD}$      | Power Input. Positive Supply.                                                                                                                                                                                                                           |
| 11        | 13         | F0i           | <b>Framing 0-Type (Input)</b> . This is the input for the frame synchronization pulse for the 2048 kbit/s ST-BUS streams. A low on this input causes the internal counter to reset on the next negative transition of C4i.                              |

#### **Pin Descripton**

| Pi    | in #             |                 |                                                                                                                                                                                                                                                                                                            |
|-------|------------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 40    | 44               | Name            | Description                                                                                                                                                                                                                                                                                                |
| DIP   | PLCC             |                 |                                                                                                                                                                                                                                                                                                            |
| 12    | 14               | C4i             | <b>4.096 MHz Clock (Input)</b> . ST-BUS bit cell boundaries lie on the alternate falling edges of this clock.                                                                                                                                                                                              |
| 13-15 | 15-17            | A0-A2           | Address 0 to 2 (Inputs). These are the inputs for the address lines on the microprocessor interface.                                                                                                                                                                                                       |
| 16-18 | 19-21            | A3-A5           | Address 3 to 5 (Inputs). These are the inputs for the address lines on the microprocessor interface.                                                                                                                                                                                                       |
| 19    | 22               | DS              | <b>Data Strobe (Input)</b> . This is the input for the active high data strobe on the microprocessor interface.                                                                                                                                                                                            |
| 20    | 23               | R/W             | Read or Write (Input). This is the input for the read/write signal on the microprocessor interface - high for read, low for write.                                                                                                                                                                         |
| 21    | 24               | CS              | Chip Select (Input). This is the input for the active low chip select on the microprocessor interface.                                                                                                                                                                                                     |
| 22-24 | 25-27            | D7-D5           | Data 7 to 5 (Three-state I/O Pins). These are the bidirectional data pins on the microprocessor interface.                                                                                                                                                                                                 |
| 25-29 | 29-33            | D4-D0           | Data 4 to 0 (Three-state I/O Pins). These are the bidirectional data pins on the microprocessor interface.                                                                                                                                                                                                 |
| 30    | 34               | V <sub>SS</sub> | Power Input. Negative Supply (Ground).                                                                                                                                                                                                                                                                     |
| 31-35 | 35-39            | STo7-<br>STo3   | ST-BUS Output 7 to 3 (Three-state Outputs). These are the pins for the eight 2048 kbit/s ST-BUS output streams.                                                                                                                                                                                            |
| 36-38 | 41-43            | STo2-<br>STo0   | ST-BUS Output 2 to 0 (Three-state Outputs). These are the pins for the eight 2048 kbit/s ST-BUS output streams.                                                                                                                                                                                            |
| 39    | 44               | ODE             | Output Drive Enable (Input). If this input is held high, the STo0-STo7 output drivers function normally. If this input is low, the STo0-STo7 output drivers go into their high impedance state. NB: Even when ODE is high, channels on the STo0-STo7 outputs can go high impedance under software control. |
| 40    | 1                | CSTo            | Control ST-BUS Output (Complementary Output). Each frame of 256 bits on this ST-BUS output contains the values of bit 1 in the 256 locations of the Connection Memory High.                                                                                                                                |
|       | 6, 18,<br>28, 40 | NC              | No Connection.                                                                                                                                                                                                                                                                                             |

## **Functional Description**

In recent years, there has been a trend in telephony towards digital switching, particularly in association with software control. Simultaneously, there has been a trend in system architectures towards distributed processing or multi-processor systems.

In accordance with these trends, Zarlink has devised the ST-BUS (Serial Telecom Bus). This bus architecture can be used both in software-controlled digital voice and data switching, and for interprocessor communications. The uses in switching and in interprocessor communications are completely integrated to allow for a simple general purpose architecture appropriate for the systems of the future.

The serial streams of the ST-BUS operate continuously at 2048 kbit/s and are arranged in 125 µs wide frames which contain 32 8-bit channels. Zarlink manufactures a number of devices which interface to the ST-BUS; a key device being the MT8980 chip.

The MT8980 can switch data from channels on ST-BUS inputs to channels on ST-BUS outputs, and simultaneously allows its controlling microprocessor to read channels on ST-BUS inputs or write to channels on ST-BUS outputs (Message Mode). To the microprocessor, the MT8980 looks like a memory peripheral. The microprocessor can write to the MT8980 to establish switched connections between input ST-BUS channels and output ST-BUS channels, or to transmit messages on output ST-BUS channels. By reading from the MT8980, the microprocessor can receive messages from ST-BUS input channels or check which switched connections have already been established.

By integrating both switching and interprocessor communications, the MT8980 allows systems to use distributed processing and to switch voice or data in an ST-BUS architecture.

#### **Hardware Description**

Serial data at 2048 kbit/s is received at the eight ST-BUS inputs (STi0 to STi7), and serial data is transmitted at the eight ST-BUS outputs (STo0 to STo7). Each serial input accepts 32 channels of digital data, each channel containing an 8-bit word which may represent a PCM-encoded analog/voice sample as provided by a codec (e.g., Zarlink's MT8964).

This serial input word is converted into parallel data and stored in the 256 X 8 Data Memory. Locations in the Data Memory are associated with particular channels on particular ST-BUS input streams. These locations can be read by the microprocessor which controls the chip.

Locations in the Connection Memory, which is split into high and low parts, are associated with particular ST-BUS output streams. When a channel is due to be transmitted on an ST-BUS output, the data for the channel can either be switched from an ST-BUS input or it can originate from the microprocessor. If the data is switched from an input, then the contents of the Connection Memory Low location associated with the output channel is used to address the Data Memory. This Data Memory address corresponds to the channel on the input ST-BUS stream on which the data for switching arrived. If the data for the output channel originates from the microprocessor (Message Mode), then the contents of the Connection Memory Low location associated with the output channel are output directly, and this data is output repetitively on the channel once every frame until the microprocessor intervenes.

The Connection Memory data is received, via the Control Interface, at D7 to D0. The Control Interface also receives address information at A5 to A0 and handles the microprocessor control signals CS, DTA, R/W and DS. There are two parts to any address in the Data Memory or Connection Memory. The higher order bits come from the Control Register, which may be written to or read from via the Control Interface. The lower order bits come from the address lines directly.

The Control Register also allows the chip to broadcast messages on all ST-BUS outputs (i.e., to put every channel into Message Mode), or to split the memory so that reads are from the Data Memory and writes are to the Connection Memory Low. The Connection Memory High determines whether individual output channels are in Message Mode, and allows individual output channels to go into a high-impedance state, which enables arrays of MT8980s to be constructed. It also controls the CSTo pin.

All ST-BUS timing is derived from the two signals  $\overline{\text{C4i}}$  and  $\overline{\text{F0i}}$ .

MT8980D Data Sheet

| A5 | A4 | A3 | A2 | Al | A0 | HEX ADDRESS | LOCATION                                         |
|----|----|----|----|----|----|-------------|--------------------------------------------------|
| 0  | X  | X  | X  | X  | X  | 00 - 1F     | Control Register *                               |
| 1  | 0  | 0  | 0  | 0  | 1  | 20<br>21    | Channel 0 <sup>†</sup><br>Channel 1 <sup>†</sup> |
|    | :  | :  | :  | :  | :  | :           | :                                                |
| 1  | 1  | 1  | 1  | 1  | 1  | 3F          | Channel 31 <sup>†</sup>                          |

<sup>\*</sup> Writing to the Control Register is the only fast transaction.

Figure 3 - Address Memory Map

#### **Software Control**

The address lines on the Control Interface give access to the Control Register directly or, depending on the contents of the Control Register, to the High or Low sections of the Connection Memory or to the Data Memory.

If address line A5 is low, then the Control Register is addressed regardless of the other address lines (see Fig. 3). If A5 is high, then the address lines A4-A0 select the memory location corresponding to channel 0-31 for the memory and stream selected in the Control Register.

The data in the Control Register consists of mode control bits, memory select bits, and stream address bits (see Fig. 4). The memory select bits allow the Connection Memory High or Low or the Data Memory to be chosen, and the stream address bits define one of the ST-BUS input or output streams.

Memory and stream are specified by the contents of the Control Register.



Figure 4 - Control Register Bits

Bit 7 of the Control Register allows split memory operation - reads are from the Data Memory and writes are to the Connection Memory Low.

The other mode control bit, bit 6, puts every output channel on every output stream into active Message Mode; i.e., the contents of the Connection Memory Low are output on the ST-BUS output streams once every frame unless the ODE pin is low. In this mode the chip behaves as if bits 2 and 0 of every Connection Memory High location were 1, regardless of the actual values.

If bit 6 of the Control Register is 0, then bits 2 and 0 of each Connection Memory High location function normally (see Fig. 5). If bit 2 is 1, the associated ST-BUS output channel is in Message Mode; i.e., the byte in the corresponding Connection Memory Low location is transmitted on the stream at that channel. Otherwise, one of the bytes received on the serial inputs is transmitted and the contents of the Connection Memory Low define the ST-BUS input stream and channel where the byte is to be found (see Fig. 6).

If the ODE pin is low, then all serial outputs are high-impedance. If it is high and bit 6 in the Control Register is 1, then all outputs are active. If the ODE pin is high and bit 6 in the Control Register is 0, then the bit 0 in the Connection Memory High location enables the output drivers for the corresponding individual ST-BUS output stream and channel. Bit 0=1 enables the driver and bit 0=0 disables it (see Fig. 5).

Bit 1 of each Connection Memory High location (see Fig. 5) is output on the CSTo pin once every frame. To allow for delay in any external control circuitry the bit is output one channel before the corresponding channel on the ST-BUS streams, and the bit for stream 0 is output first in the channel; e.g., bit 1's for channel 9 of streams 0-7 are output synchronously with ST-BUS channel 8 bits 7-0.



Figure 5 - Connection Memory High Bits



\*If bit 2 of the corresponding Connection High location is 1 or if bit 6 of the Control Register is 1, then these entire 8 bits are output on the channel and stream associated with this location. Otherwise, the bits are used as indicated to define the source of the connection which is output on the channel and stream associated with this location.

Figure 6 - Connection Memory Low Bits

## **Applications**

Use in a Simple Digital Switching System

Figs. 7 and 8 show how MT8980s can be used with MT8964s to form a simple digital switching system. Fig. 7 shows the interface between the MT8980s and the filter/codecs. Fig. 8 shows the position of these components in an example architecture.

The MT8964 filter/codec in Fig. 7 receives and transmits digitized voice signals on the ST-BUS input DR, and ST-BUS output  $D_X$ , respectively. These signals are routed to the ST-BUS inputs and outputs on the top MT8980, which is used as a digital speech switch.

The MT8964 is controlled by the ST-BUS input DC originating from the bottom MT8980, which generates the appropriate signals from an output channel in Message Mode. This architecture optimizes the messaging capability of the line circuit by building signalling logic, e.g., for on-off hook detection, which communicates on an ST-BUS output. This signalling ST-BUS output is monitored by a microprocessor (not shown) through an ST-BUS input on the bottom MT8980.

Fig. 8 shows how a simple digital switching system may be designed using the ST-BUS architecture. This is a private telephone network with 256 extensions which uses a single MT8980 as a speech switch and a second MT8980 for communication with the line interface circuits.

A larger digital switching system may be designed by cascading a number of MT8980s. Fig. 9 shows how four MT8980s may be arranged in a non-blocking configuration which can switch any channel on any of the ST-BUS inputs to any channel on the ST-BUS outputs.



Figure 7 - Example of Typical Interface between 8980s and 8964s for Simple Digital Switching System



Figure 8 - Example Architecture of a Simple Digital Switching System



Figure 9 - Four 8980s Arranged in a Non-Blocking 16 x 16 Configuration

### **Application Circuit with 6802 Processor**

Fig. 10 shows an example of a complete circuit which may be used to evaluate the chip.

For convenience, a 4 MHz crystal oscillator has been used rather than a 4.096 MHz clock, as both are within the limits of the chip's specifications. The RC delay used with the 393 counters ensures a sufficient hold time for the FP signal, but the values used may have to be changed if faster 393 counters become available.

The chip is shown as memory mapped into the MEK6802D3 system. Chip addresses 00-3F correspond to processor addresses 2000-203F. Delay through the address decoder requires the VMA signal to be used twice to remove glitches. The MEK6802D3 board uses a 10 K $\Omega$  pullup on the MR pin, which would have to be incorporated into the circuit if the board was replaced by a processor.



Figure 10 - Application Circuit with 6802

## **Absolute Maximum Ratings\***

|   | Parameter                         | Symbol         | Min.                 | Max.                 | Units |
|---|-----------------------------------|----------------|----------------------|----------------------|-------|
| 1 | V <sub>DD</sub> - V <sub>SS</sub> |                | -0.3                 | 7                    | V     |
| 2 | Voltage on Digital Inputs         | VI             | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V     |
| 3 | Voltage on Digital Outputs        | Vo             | V <sub>SS</sub> -0.3 | V <sub>DD</sub> +0.3 | V     |
| 4 | Current at Digital Outputs        | Io             |                      | 40                   | mA    |
| 5 | Storage Temperature               | T <sub>S</sub> | -65                  | +150                 | °C    |
| 6 | Package Power Dissipation         | $P_{D}$        |                      | 2                    | W     |

<sup>\*</sup> Exceeding these values may cause permanent damage. Functional operation under these conditions is not implied.

## Recommended Operating Conditions - Voltages are with respect to ground (VSS) unless otherwise stated.

|   | Characteristics       | Sym.            | Min. | Typ.‡ | Max.     | Units | Test Conditions |
|---|-----------------------|-----------------|------|-------|----------|-------|-----------------|
| 1 | Operating Temperature | T <sub>OP</sub> | -40  |       | +85      | °C    |                 |
| 2 | Positive Supply       | $V_{DD}$        | 4.75 |       | 5.25     | V     |                 |
| 3 | Input Voltage         | VI              | 0    |       | $V_{DD}$ | V     |                 |

<sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

#### DC Electrical Characteristics - Voltages are with respect to ground (VSS) unless otherwise stated.

|    |        | Characteristics        | Sym.            | Min. | Typ.‡ |     |    |                                                            |
|----|--------|------------------------|-----------------|------|-------|-----|----|------------------------------------------------------------|
| 1  | I      | Supply Current         | I <sub>DD</sub> |      | 6     | 10  | mA | Outputs unloaded                                           |
| 2  | N      | Input High Voltage     | V <sub>IH</sub> | 2.0  |       |     | V  |                                                            |
| 3  | P<br>U | Input Low Voltage      | V <sub>IL</sub> |      |       | 0.8 | V  |                                                            |
| 4  | T      | Input Leakage          | I <sub>IL</sub> |      |       | 5   | μΑ | $V_{I}$ between $V_{SS}$ and $V_{DD}$                      |
| 5  | S      | Input Pin Capacitance  | C <sub>I</sub>  |      | 8     |     | pF |                                                            |
| 6  | 0      | Output High Voltage    | V <sub>OH</sub> | 2.4  |       |     | V  | I <sub>OH</sub> = 10 mA                                    |
| 7  | U      | Output High Current    | I <sub>OH</sub> | 10   | 15    |     | mA | Sourcing. V <sub>OH</sub> =2.4V                            |
| 8  | T<br>P | Output Low Voltage     | V <sub>OL</sub> |      |       | 0.4 | V  | I <sub>OL</sub> = 5 mA                                     |
| 9  | U      | Output Low Current     | I <sub>OL</sub> | 5    | 10    |     | mA | Sinking. V <sub>OL</sub> = 0.4V                            |
| 10 | T      | High Impedance Leakage | I <sub>OZ</sub> |      |       | 5   | μΑ | V <sub>O</sub> between V <sub>SS</sub> and V <sub>DD</sub> |
| 11 | S      | Output Pin Capacitance | C <sub>O</sub>  |      | 8     |     | pF |                                                            |

<sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.



Figure 11 - Output Test Load

## AC Electrical Characteristics<sup>†</sup> - Clock Timing (Figures 12 and 13)

|   |        | Characteristics        | Sym.             | Min.  | Typ.‡ | Max. | Units | Test Conditions |
|---|--------|------------------------|------------------|-------|-------|------|-------|-----------------|
| 1 |        | Clock Period*          | t <sub>CLK</sub> | 220   | 244   | 300  | ns    |                 |
| 2 |        | Clock Width High       | t <sub>CH</sub>  | 95    | 122   | 150  | ns    |                 |
| 3 | N      | Clock Width Low        | t <sub>CL</sub>  | 110   | 122   | 150  | ns    |                 |
| 4 | Р      | Clock Transition Time  | t <sub>CTT</sub> |       | 20    |      | ns    |                 |
| 5 | U      | Frame Pulse Setup Time | t <sub>FPS</sub> | 20    |       | 200  | ns    |                 |
| 6 | T<br>S | Frame Pulse Hold Time  | tFPH             | 0.020 |       | 50   | μs    |                 |
| 7 |        | Frame Pulse Width      | t <sub>FPW</sub> |       | 244   |      | ns    |                 |

<sup>†</sup> Timing is over recommended temperature & power supply voltages.

**NB**: Frame Pulse is repeated every 512 cycles of  $\overline{C4i}$ .



Figure 12 - Frame Alignment

<sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

<sup>\*</sup> Contents of Connection Memory are not lost if the clock stops, however, ST-BUS outputs go into the high impedance state.



Figure 13 - Clock Timing

# AC Electrical Characteristics<sup>†</sup> - Serial Streams (Figures 11, 14, 15 and 16)

|   |        | Characteristics                  | Sym.             | Min. | Typ.‡ | Max, | Units | Test Conditions                       |
|---|--------|----------------------------------|------------------|------|-------|------|-------|---------------------------------------|
| 1 |        | STo0/7 Delay - Active to High Z  | t <sub>SAZ</sub> | 20   | 50    | 80   | ns    | $R_L$ =1 KΩ*, $C_L$ =150 pF           |
| 2 | O<br>U | ISTo0/7 Delay - High Z to Active | t <sub>SZA</sub> | 25   | 60    | 125  | ns    | C <sub>L</sub> =150 pF                |
| 3 | T      | STo0/7 Delay - Active to Active  | t <sub>SAA</sub> | 30   | 65    | 125  | ns    | C <sub>L</sub> =150 pF                |
| 4 | P<br>U | STo0/7 Hold Time                 | t <sub>SOH</sub> | 25   | 45    |      | ns    | C <sub>L</sub> =150 pF                |
| 5 | T      | Output Driver Enable Delay       | $t_{OED}$        |      | 45    | 125  | ns    | $R_L$ =1 K $\Omega^*$ , $C_L$ =150 pF |
| 6 | S      | External Control Hold Time       | t <sub>XCH</sub> | 0    | 50    |      | ns    | C <sub>L</sub> =150 pF                |
| 7 |        | External Control Delay           | $t_{XCD}$        |      | 75    | 110  | ns    | C <sub>L</sub> =150 pF                |
| 8 | I      | Serial Input Setup Time          | t <sub>SIS</sub> |      | -40   | -20  | ns    |                                       |
| 9 | N      | Serial Input Hold Time           | t <sub>SIH</sub> | 90   |       |      | ns    |                                       |

<sup>†</sup> Timing is over recommended temperature & power supply voltages.

<sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

 $<sup>^{\</sup>star}$  High Impedance is measured by pulling to the appropriate rail with R<sub>L</sub>, with timing corrected to cancel time taken to discharge C<sub>L</sub>.



Figure 14 - Serial Outputs and External Control



Figure 15 - Output Driver Enable



Figure 16 - Serial Inputs

# AC Electrical Characteristics<sup>†</sup> - Processor Bus (Figures 11 and 17)

|    | Characteristics             | Sym.             | Min. | Typ.‡ | Max. | Units  | Test Conditions                                   |
|----|-----------------------------|------------------|------|-------|------|--------|---------------------------------------------------|
| 1  | Chip Select Setup Time      | t <sub>CSS</sub> | 20   | 0     |      | ns     |                                                   |
| 2  | Read/Write Setup Time       | t <sub>RWS</sub> | 25   | 5     |      | ns     |                                                   |
| 3  | Address Setup Time          | t <sub>ADS</sub> | 25   | 5     |      | ns     |                                                   |
| 4  | Acknowledgement Delay Fast  | t <sub>AKD</sub> |      | 40    | 100  | ns     | C <sub>L</sub> =150 pF                            |
|    | Slow                        | t <sub>AKD</sub> | 2.7  |       | 7.2  | cycles | C4i cycles <sup>1</sup>                           |
| 5  | Fast Write Data Setup Time  | t <sub>FWS</sub> | 20   |       |      | ns     |                                                   |
| 6  | Slow Write Data Delay       | t <sub>SWD</sub> |      | 2.0   | 1.7  | cycles | C4i cycles <sup>1</sup>                           |
| 7  | Read Data Setup Time        | t <sub>RDS</sub> |      |       | 0.5  | cycles | C4i cycles <sup>1</sup> , C <sub>L</sub> = 150 pF |
| 8  | Data Hold Time Read         | t <sub>DHT</sub> | 20   |       |      | ns     | R <sub>L</sub> =1 KΩ*, C <sub>L</sub> =150 pF     |
|    | Write                       | t <sub>DHT</sub> | 20   | 10    |      | ns     |                                                   |
| 9  | Read Data To High Impedance | t <sub>RDZ</sub> |      | 50    | 90   | ns     | R <sub>L</sub> =1 KΩ*, C <sub>L</sub> =150 pF     |
| 10 | Chip Select Hold Time       | t <sub>CSH</sub> | 0    |       |      | ns     |                                                   |
| 11 | Read/Write Hold Time        | t <sub>RWH</sub> | 0    |       |      | ns     |                                                   |
| 12 | Address Hold Time           | t <sub>ADH</sub> | 0    |       |      | ns     |                                                   |
| 13 | Acknowledgement Hold Time   | t <sub>AKH</sub> | 10   | 60    | 80   | ns     | $R_L$ =1 K $\Omega^*$ , $C_L$ =150 pF             |

<sup>†</sup> Timing is over recommended temperature & power supply voltages.

<sup>‡</sup> Typical figures are at 25°C and are for design aid only: not guaranteed and not subject to production testing.

<sup>\*</sup> High Impedance is measured by pulling to the appropriate rail with  $R_L$ , with timing corrected to cancel time taken to discharge  $C_{L}$ . Note 1. Processor accesses are dependent on the  $\overline{C4i}$  clock, and so some timings are expressed as multiples of the  $\overline{C4i}$  clock period.



Figure 17 - Processor Bus



| Jane |    |       |       |            |
|------|----|-------|-------|------------|
|      | A2 |       |       | R.C        |
|      |    | D2/E2 | D2/E2 | R.025/.045 |
|      |    |       |       | O.         |
|      |    |       |       |            |

| Iss. A      | MS-018AC | JEDEC MS   | ਰ          | Conforms |
|-------------|----------|------------|------------|----------|
|             | ore      | Square     |            | Note     |
|             | +        | 44         |            | Z        |
|             |          | 11         |            | JN       |
|             |          | 11         |            | ND       |
|             | features | Pin fec    |            |          |
| BSC         | 1.27     | BSC        | 0.050      | е        |
| 0.53        | 0.33     | 0.021      | 0.013      | Ь        |
| 0.81        | 0.66     | 0.032      | 0.026      | В        |
| 8.10        | 7.39     | 0.319      | 0.291      | E2       |
| 16.66       | 16.51    | 0.656      | 0.650      | E1       |
| 17.65       | 17.40    | 0.695      | 0.685      | Ε        |
| 8.10        | 7.39     | 0.319      | 0.291      | D2       |
| 16.66       | 16.51    | 0.656      | 0.650      | D1       |
| 17.65       | 17.40    | 0.695      | 0.685      | D        |
| I           | 0.51     | ı          | 0.020      | Α4       |
| 1.42        | 1.07     | 0.056      | 0.042      | Α3       |
| 2.11        | 1.57     | 0.083      | 0.062      | Α2       |
| 3.05        | 2.29     | 0.120      | 0.090      | A1       |
| 4.57        | 4.19     | 0.180      | 0.165      | Α        |
| MAX         | MIN      | MAX        | MIN        |          |
| millimetres | io milli | inches     | in inc     | Symbol   |
| Dimensions  | Altern.  | Dimensions | Control Di |          |
|             |          |            | -          |          |

- Notes:
- All dimensions and tolerances conform to ANSI Y14.5M-1982
   Dimensions D1 and E1 do not include mould protrusions.
   Allowable mould protrusion is 0.010" per side. Dimensions D1 and E1 include mould protrusion mismatch and are determined at the parting line, that is D1 and E1 are measured at the extreme material condition at the upper or lower parting line.
- 0,40,0
  - Controlling dimensions in Inches. "N" is the number of terminals. Not To Scale

Dimension R required for 120° minimum bend.

| GPDUUUUS            |                        |         |      |                    |                                                   | APPRD.      |
|---------------------|------------------------|---------|------|--------------------|---------------------------------------------------|-------------|
|                     | ,                      |         | ا02  | Sep99 15J          | 15Aug94 10Sep99 15Jul02                           | DATE        |
| 44 lead PLCC        | HP / P                 | NARLINK | 094  | 7470 213           | 5958   207470   213094                            | ACN         |
| Packaae Outline for | Previous package codes |         | 3    | 2                  | <u> </u>                                          | ISSUE       |
| Package Code QA     |                        |         | /ed. | 2 All rights reser | © Zarlink Semiconductor 2002 All rights reserved. | © Zarlink S |





# For more information about all Zarlink products visit our Web Site at www.zarlink.com

Information relating to products and services furnished herein by Zarlink Semiconductor Inc. or its subsidiaries (collectively "Zarlink") is believed to be reliable. However, Zarlink assumes no liability for errors that may appear in this publication, or for liability otherwise arising from the application or use of any such information, product or service or for any infringement of patents or other intellectual property rights owned by third parties which may result from such application or use. Neither the supply of such information or purchase of product or service conveys any license, either express or implied, under patents or other intellectual property rights owned by Zarlink or licensed from third parties by Zarlink, whatsoever. Purchasers of products are also hereby notified that the use of product in certain ways or in combination with Zarlink, or non-Zarlink furnished goods or services may infringe patents or other intellectual property rights owned by Zarlink.

This publication is issued to provide information only and (unless agreed by Zarlink in writing) may not be used, applied or reproduced for any purpose nor form part of any order or contract nor to be regarded as a representation relating to the products or services concerned. The products, their specifications, services and other information appearing in this publication are subject to change by Zarlink without notice. No warranty or guarantee express or implied is made regarding the capability, performance or suitability of any product or service. Information concerning possible methods of use is provided as a guide only and does not constitute any guarantee that such methods of use will be satisfactory in a specific piece of equipment. It is the user's responsibility to fully determine the performance and suitability of any equipment using such information and to ensure that any publication or data used is up to date and has not been superseded. Manufacturing does not necessarily include testing of all functions or parameters. These products are not suitable for use in any medical products whose failure to perform may result in significant injury or death to the user. All products and materials are sold and services provided subject to Zarlink's conditions of sale which are available on request.

Purchase of Zarlink's I<sub>2</sub>C components conveys a license under the Philips I<sub>2</sub>C Patent rights to use these components in an I<sub>2</sub>C System, provided that the system conforms to the I<sub>2</sub>C Standard Specification as defined by Philips.

Zarlink, ZL, the Zarlink Semiconductor logo and the Legerity logo and combinations thereof, VoiceEdge, VoicePort, SLAC, ISLIC, ISLAC and VoicePath are trademarks of Zarlink Semiconductor Inc.

TECHNICAL DOCUMENTATION - NOT FOR RESALE