# **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| V <sub>CC1</sub> , V <sub>CC2</sub> , SDA, SCL Voltages0.3V to 6V |
|-------------------------------------------------------------------|
| RUN, V <sub>TRACK</sub> , V <sub>BACKUP</sub> , PGOOD, ADD7,      |
| ADD6, FB, V <sub>CC</sub> BATT,                                   |
| BATTFAULT Voltages –0.3V to V <sub>CC1</sub>                      |
| SW Voltage $-0.3V$ to $(V_{CC1} + 0.3V)$                          |
| LD01FB, LD02FB Voltages –0.3V to V <sub>CC2</sub>                 |
| LD01, LD02 Voltages $-0.3V$ to (V <sub>CC2</sub> + 0.3V)          |
| LD01, LD02 Source Current 50mA                                    |
| V <sub>CC</sub> BATT Source Current 8mA                           |
| P-Channel Switch Source Current (DC) 800mA                        |
| N-Channel Switch Sink Current (DC) 800mA                          |
| Peak SW Sink and Source Current 1.3A                              |
| LD01, LD02, V <sub>CC</sub> BATT Output Short-Circuit             |
| Duration Indefinite                                               |
| Operating Temperature Range (Note 2) – 40°C to 85°C               |
| Junction Temperature (Note 3) 125°C                               |
| Storage Temperature Range –65°C to 125°C                          |
|                                                                   |

# PACKAGE/ORDER INFORMATION



# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC1</sub> = V<sub>CC2</sub> = 3.6V, unless otherwise noted.

| SYMBOL                              | PARAMETER                                   | CONDITIONS                                                           |   | MIN   | ТҮР   | MAX   | UNITS |
|-------------------------------------|---------------------------------------------|----------------------------------------------------------------------|---|-------|-------|-------|-------|
| V <sub>CC1</sub> , V <sub>CC2</sub> | Input Voltage Range                         |                                                                      |   | 2.5   |       | 5.5   | V     |
| RUN                                 | Run Threshold                               |                                                                      | • | 0.3   | 1     | 1.5   | V     |
| PGOOD                               | Reports Undervoltage of any Regulator       | PG00D = 0.4V                                                         | • | 3     |       |       | mA    |
| I <sub>S</sub>                      | DC Bias Current (Shutdown)                  | RUN = 0                                                              |   |       | 27    | 50    | μA    |
|                                     | DC Bias Current (Buck, LD01, LD02 Disabled) | RUN = V <sub>CC1</sub>                                               |   |       | 105   | 150   | μA    |
| Buck Regula                         | ator                                        | ·                                                                    |   |       |       |       |       |
| R <sub>FB</sub>                     | Feedback Resistance                         |                                                                      |   |       | 340   |       | kΩ    |
| V <sub>OUT(MIN)</sub>               | Regulated Output Voltage                    | I <sub>OUT</sub> = 100mA, Burst Mode Operation<br>Disabled           | • | 0.824 | 0.850 | 0.875 | V     |
| V <sub>OUT(MAX)</sub>               | Regulated Output Voltage                    | I <sub>OUT</sub> = 100mA, Burst Mode Operation<br>Disabled           | • | 1.504 | 1.55  | 1.597 | V     |
| V <sub>OUT(STEP)</sub>              | Output Voltage Step Size (0 to 48)          | I <sub>OUT</sub> = 100mA                                             | • | 13.1  | 14.7  | 16.1  | mV    |
|                                     | Output Voltage Slew Rate = 00               | I <sub>OUT</sub> = 100mA, V <sub>OUT</sub> = 0.85V to 1.55V          |   |       | 11.3  |       | mV/μs |
|                                     | Output Voltage Slew Rate = 01               | I <sub>OUT</sub> = 100mA, V <sub>OUT</sub> = 0.85V to 1.55V          |   |       | 7.5   |       | mV/μs |
|                                     | Output Voltage Slew Rate = 10               | I <sub>OUT</sub> = 100mA, V <sub>OUT</sub> = 0.85V to 1.55V          |   |       | 3.8   |       | mV/μs |
|                                     | Output Voltage Slew Rate = 11               | I <sub>OUT</sub> = 100mA, V <sub>OUT</sub> = 0.85V to 1.55V          |   |       | 0.9   |       | mV/μs |
| I <sub>PK</sub>                     | Peak Inductor Current                       | $V_{CC1}$ = 3V, $V_{FB}$ = 0.5V or $V_{OUT}$ = 90%, Duty Cycle < 35% |   | 0.75  | 1     | 1.25  | A     |
| V <sub>LOADREG</sub>                | Output Voltage Load Regulation              |                                                                      |   |       | 0.5   |       | %     |



3445fa

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC1</sub> = V<sub>CC2</sub> = 3.6V, unless otherwise noted.

| SYMBOL                                       | PARAMETER                                                              | CONDITIONS                                                                            |          | MIN   | ТҮР        | MAX                       | UNITS      |
|----------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------|----------|-------|------------|---------------------------|------------|
| I <sub>S</sub>                               | Additional Input DC Bias Current For Buck<br>Active Mode<br>Sleep Mode | (Note 4)<br>$V_{OUT} = 90\%$ , $I_{LOAD} = 0A$<br>$V_{OUT} = 103\%$ , $I_{LOAD} = 0A$ |          |       | 220<br>6   |                           | μΑ<br>μΑ   |
| f <sub>OSC</sub>                             | Nominal Oscillator Frequency                                           | V <sub>OUT</sub> = 100%<br>V <sub>OUT</sub> = 0V                                      |          | 1.2   | 1.5<br>300 | 1.8                       | MHz<br>kHz |
| R <sub>PFET</sub>                            | R <sub>DS(ON)</sub> of P-Channel FET                                   | I <sub>SW</sub> = 100mA                                                               |          |       | 0.45       |                           | Ω          |
| R <sub>NFET</sub>                            | R <sub>DS(ON)</sub> of N-Channel FET                                   | I <sub>SW</sub> = -100mA                                                              |          |       | 0.325      |                           | Ω          |
| I <sub>LSW</sub>                             | SW Leakage                                                             | V <sub>RUN</sub> = 0V, V <sub>SW</sub> = 0V or 5V, V <sub>CC1</sub> = 5V              |          | 1     |            |                           | μA         |
| LDO1                                         |                                                                        |                                                                                       | 1        |       |            |                           |            |
| I <sub>S</sub>                               | Additional DC Bias for LDO1                                            |                                                                                       |          |       | 23         | 30                        | μA         |
| V <sub>OUT</sub>                             | Regulated Output Voltage                                               | 2.5V < V <sub>IN</sub> < 5.5V, 1mA < I <sub>LOAD</sub> < 50mA                         |          | 0.582 |            | V <sub>CC2</sub> –<br>0.3 | V          |
|                                              | Line Regulation                                                        | $\Delta V_{CC2} = 2.5V$ to 5.5V, I <sub>LOAD</sub> = 1mA, V <sub>OUT</sub> = 1.2V     |          |       | 1          | 5                         | mV         |
|                                              | Load Regulation                                                        | $V_{CC2} = 2.5V, \Delta I_{LOAD} = 1mA$ to 50mA, $V_{OUT} = 1.2V$                     |          |       |            | 15                        | mV         |
|                                              | Dropout Voltage                                                        | $I_{LOAD} = 50 \text{mA}$                                                             |          |       | 0.3        |                           | V          |
| V <sub>FB</sub>                              | LDO Feedback Voltage                                                   | $I_{LOAD} = 0 \text{mA}$                                                              | •        | 0.582 | 0.6        | 0.618                     | V          |
| LD02                                         |                                                                        |                                                                                       | 1        |       |            |                           |            |
| I <sub>S</sub>                               | Additional DC Bias for LDO2                                            |                                                                                       |          |       | 23         | 30                        | μA         |
| V <sub>OUT</sub>                             | Regulated Output Voltage                                               | 2.5V < V <sub>IN</sub> < 5.5V, 1mA < I <sub>LOAD</sub> < 50mA                         |          | 0.582 |            | V <sub>CC2</sub> – 0.3    | V          |
|                                              | Line Regulation                                                        | $\Delta V_{CC2} = 2.5V$ to 5.5V, I <sub>LOAD</sub> = 1mA, V <sub>OUT</sub> = 1.2V     |          |       | 1          | 5                         | mV         |
|                                              | Load Regulation                                                        | $V_{CC2} = 2.5V, \Delta I_{LOAD} = 1$ mA to 50mA, $V_{OUT} = 1.2V$                    |          |       |            | 15                        | mV         |
|                                              | Dropout Voltage                                                        | I <sub>LOAD</sub> = 50mA                                                              |          |       | 0.3        |                           | V          |
| V <sub>FB</sub>                              | LDO Feedback Voltage                                                   | I <sub>LOAD</sub> = 0mA                                                               | •        | 0.582 | 0.6        | 0.618                     | V          |
| PowerPath (                                  | Controller                                                             |                                                                                       |          |       |            | I                         |            |
| V <sub>TRACK</sub>                           | Tracked Input Voltage                                                  |                                                                                       |          | 3     |            | V <sub>CC1</sub> - 0.2    | V          |
| V <sub>TRACK</sub> –<br>V <sub>CC</sub> BATT | Tracked Output Voltage at V <sub>CC</sub> BATT                         | $3V < V_{TRACK} < V_{CC1} - 0.2V$                                                     |          | -0.2  | 0          | 0.2                       | V          |
| VBACKUP                                      | Backup Battery Voltage                                                 |                                                                                       |          | 2     |            | 5.5                       | V          |
| IBACKUP                                      | Backup Battery Bias Current                                            | $V_{CC1} = V_{TRACK} = 0V, V_{BACKUP} = 2.5V$                                         |          |       | 4          | 6.5                       | μA         |
| V <sub>CC</sub> BATT                         | V <sub>CC</sub> BATT Output                                            | $V_{\text{TRACK}} = 0V, V_{\text{CC1}} = 4V, I_{\text{VCCBAT}} = 8\text{mA}$          |          | 2.85  | 3          | 3.1                       | V          |
| IVCCBATT                                     | Max V <sub>CC</sub> BATT Output Current                                | V <sub>CC1</sub> = 2.5V                                                               |          |       | 8          |                           | mA         |
| BATTFAULT                                    | V <sub>CC1</sub> High Level (Good)                                     | Where BATTFAULT Goes High                                                             |          | 2.65  | 2.8        | 2.9                       | V          |
|                                              | V <sub>CC1</sub> Low Level (Bad)                                       | Where BATTFAULT Goes Low                                                              |          | 2.4   | 2.5        | 2.6                       | V          |
|                                              | Hysteresis                                                             | V <sub>CC1</sub> = 0V to 4.2V, 4.2 to 0V                                              |          |       | 0.3        |                           | V          |
| I <sup>2</sup> C Interface                   |                                                                        | •                                                                                     |          |       |            | I                         |            |
| f <sub>I2C(MAX)</sub>                        | Maximum I <sup>2</sup> C Operating Frequency                           | (Note 5)                                                                              |          |       |            | 400                       | kHz        |
| t <sub>BUF</sub>                             | Bus Free Time Between Stop and Start<br>Condition                      | (Note 5)                                                                              |          |       | 1.3        | μs                        |            |
| t <sub>hd(rsta)</sub>                        | Hold Time After (Repeated)<br>Start Condition                          | (Note 5)                                                                              | (Note 5) |       |            | 600                       | ns         |



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>CC1</sub> = V<sub>CC2</sub> = 3.6V, unless otherwise noted.

| SYMBOL                | PARAMETER                           | CONDITIONS                      |   | MIN | ТҮР  | MAX | UNITS |
|-----------------------|-------------------------------------|---------------------------------|---|-----|------|-----|-------|
| t <sub>SU(RSTA)</sub> | Repeated Start Condition Setup Time | (Note 5)                        |   |     |      | 600 | ns    |
| t <sub>SU(STOP)</sub> | Stop Condition Setup Time           | (Note 5)                        |   |     |      | 600 | ns    |
| t <sub>HD(DIN)</sub>  | Data Hold Time, Input               | (Note 5)                        |   |     |      | 0   | ns    |
| t <sub>SU(DAT)</sub>  | Data Setup Time                     | (Note 5)                        |   |     |      | 100 | ns    |
| V <sub>THR</sub>      | SCL and SDA Logic Input Threshold   |                                 |   |     | 1.8  |     | V     |
| V <sub>HYS</sub>      | SCL and SDA Logic Input Hysteresis  | (Note 5)                        |   |     | 50   |     | mV    |
| ILVTRACK              | V <sub>TRACK</sub> Leakage          | V <sub>CC</sub> = 3.6V          |   |     | 1.44 | 2.2 | μA    |
| ILVBACKUP             | V <sub>BACKUP</sub> Leakage         | V <sub>CC</sub> = 3.6V          | • |     |      | 1   | μA    |
| ILADD7                | ADD7 Leakage                        | V <sub>CC</sub> = 3.6V          | • |     |      | 1   | μA    |
| I <sub>LADD6</sub>    | ADD6 Leakage                        | V <sub>CC</sub> = 3.6V          | • |     |      | 1   | μA    |
| ILSCL                 | SCL Leakage                         | V <sub>CC</sub> = 3.6V          | • |     |      | 1   | μA    |
| I <sub>LSDA</sub>     | SCL Leakage                         | V <sub>CC</sub> = 3.6V          | • |     |      | 1   | μA    |
| I <sub>LLD01</sub>    | LDO1 Leakage                        | V <sub>CC</sub> = 3.6V, RUN = 0 | • |     |      | 1   | μA    |
| I <sub>LLD02</sub>    | LDO2 Leakage                        | V <sub>CC</sub> = 3.6V, RUN = 0 | • |     |      | 1   | μA    |
| I <sub>LLD01FB</sub>  | LD01FB Leakage                      | V <sub>CC</sub> = 3.6V, RUN = 0 | • |     |      | 1   | μA    |
| I <sub>LLD02FB</sub>  | LDO2FB Leakage                      | V <sub>CC</sub> = 3.6V, RUN = 0 | • |     |      | 1   | μA    |
| LBATTFAULT            | BATTFAULT Leakage                   | V <sub>CC</sub> = 3.6V          | • |     |      | 1   | μA    |
| I <sub>FB1,2</sub>    | LDO Feedback Input Current          | V <sub>FB1</sub> = 0.6V         | • |     |      | 1   | μA    |

Note 1: Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

Note 2: The LTC3445EUF is guaranteed to meet performance specifications from 0°C to 70°C. Specifications over the -40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

Note 3: T<sub>J</sub> is calculated from the ambient temperature, T<sub>A</sub>, and power dissipation,  $\mathsf{P}_\mathsf{D}$ , according to the following formula:

 $T_J = T_A + P_D \bullet 37^{\circ}C/W$ 

Note 4: Dynamic supply current is higher due to the gate charge being delivered at the switching frequency.

Note 5: Determined by design, not production tested.

# **TYPICAL PERFORMANCE CHARACTERISTICS**





#### V<sub>OUT</sub> Step Size vs DAC







# **TYPICAL PERFORMANCE CHARACTERISTICS**





# TYPICAL PERFORMANCE CHARACTERISTICS





3445fa

# TYPICAL PERFORMANCE CHARACTERISTICS





3445fa

# **PIN FUNCTIONS**

**V**<sub>TRACK</sub> (Pin 1): Supply Sense that  $V_{CC}$  BATT Tracks when above 3V. Must be  $\leq V_{CC1}$ .

VBACKUP (Pin 2): Back-Up Battery Input.

 $V_{CC1}$  (Pins 3, 10): Power Supply (2.5V to 5.5V). Both  $V_{CC1}$  pins must be connected externally to the 2.5V to 5.5V supply.

**PGOOD (Pin 4):** Fault Report (Undervoltage). Open-drain driver sinks current whenever LDO1, LDO2 or buck outputs are low.

**ADD7 (Pin 5):**  $I^2C$  Strappable Address (Bit 7)— $V_{CC1}$  or ground.

SDA (Pin 6): I<sup>2</sup>C Data Input.

NC (Pin 7): Not Connected.

SCL (Pin 8): I<sup>2</sup>C Clock Input.

**ADD6 (Pin 9):**  $I^{2}C$  Strappable Address (Bit 6)—V<sub>CC1</sub> or ground.

GND (Pin 11): Buck NFET Ground.

NC (Pin 12): Not Connected.

NC (Pin 13): Not Connected.

SW (Pin 14): Buck Regulator Switch.

**RUN (Pin 15):** Chip Enable. 1.5V enables the part. Forcing this pin below 0.3V shuts down the device. In shutdown, all functions are disabled, drawing  $<35\mu$ A supply current. Do not leave RUN floating. Must be  $\leq V_{CC1}$ .

NC (Pin 16): Not Connected.

FB (Pin 17): Buck Regulator Feedback.

V<sub>CC</sub> BATT (Pin 18): V<sub>CC</sub> BATT PowerPath Output.

**BATTFAULT** (Pin 19): Open-Drain Output. It is low when V<sub>CC1</sub> is low.

LD01FB (Pin 20): LD01 Regulator Sense.

LD01 (Pin 21): LD01 Regulator Output.

V<sub>CC2</sub> (Pin 22): LDO Regulator Supply Voltage.

LD02 (Pin 23): LD02 Regulator Output.

LD02FB (Pin 24): LD02 Regulator Sense.

**Exposed Pad (Pin 25):** Ground. Must be soldered to PCB ground for electrical contact and optimum thermal performance.



# FUNCTIONAL DIAGRAMS



Figure 1



 $\hat{O}$ 

# FUNCTIONAL DIAGRAMS







# TIMING DIAGRAM



#### I<sup>2</sup>C Fast Mode Timing Specifications (for Reference)

| SYMBOL                | PARAMETER                                        | MIN                          | ТҮР | MAX | UNITS |
|-----------------------|--------------------------------------------------|------------------------------|-----|-----|-------|
| f <sub>I2C(MAX)</sub> | Maximum I <sup>2</sup> C Operating Frequency     | 0                            |     | 400 | kHz   |
| t <sub>BUF</sub>      | Bus Free Time Between Stop and Start Condition   | 1.3                          |     |     | μs    |
| t <sub>HD(RSTA)</sub> | Hold Time After (Repeated) Start Condition       | 0.6                          |     |     | μs    |
| t <sub>SU(RSTA)</sub> | Repeated Start Condition Setup Time              | 0.6                          |     |     | μs    |
| t <sub>SU(STOP)</sub> | Stop Condition Setup Time                        | 0.6                          |     |     | μs    |
| t <sub>HD(DAT)</sub>  | Data Hold Time                                   | 0                            |     | 0.9 | ns    |
| t <sub>SU(DAT)</sub>  | Data Setup Time                                  | 100                          |     |     | ns    |
| t <sub>LOW</sub>      | Clock Low Period                                 | 1.3                          |     |     | μs    |
| t <sub>HIGH</sub>     | Clock High Period                                | 0.6                          |     |     | μs    |
| t <sub>SP</sub>       | Pulse Width of Spikes Suppressed by Input Filter | 0                            |     | 50  | ns    |
| t <sub>f</sub>        | Clock, Data Fall Time (Note 1)                   | 20 + 0.1<br>• C <sub>B</sub> |     | 300 | ns    |
| tr                    | Clock, Data Rise Time (Note 1)                   | 20 + 0.1<br>• C <sub>B</sub> |     | 300 | ns    |

**Note 1:**  $C_B$  = Capacitance of one bus line.

# OPERATION (refer to Figure 1)

#### **BUCK REGULATOR**

#### **Main Control Loop**

The LTC3445 uses a constant or spread spectrum frequency, current mode step-down architecture (Figure 2). Both the main (P-channel MOSFET) and synchronous (N-channel MOSFET) switches are internal. During normal operation, the internal top power MOSFET is turned on each cycle when the oscillator sets the RS latch, and turned off when the current comparator,  $I_{COMP}$ , resets the RS latch. The peak inductor current at which  $I_{COMP}$  resets the RS latch is controlled by the output of error amplifier EA. When the load current increases, it causes a slight decrease in the feedback voltage, FB, relative to an internal reference voltage, which in turn, causes the EA's output voltage to increase until the average inductor current matches the new load current. While the top MOSFET is off, the bottom MOSFET is turned on until either the inductor current starts to reverse, as indicated by the current reversal comparator  $I_{\rm RCMP}$ , or the beginning of the next clock cycle.



### **Burst Mode Operation**

The LTC3445 is capable of Burst Mode operation, in which the internal power MOSFETs operate intermittently based on load demand.

In Burst Mode operation, the peak current of the inductor is set to approximately 200mA regardless of the output load. Each burst event can last from a few cycles at light loads to almost continuous cycling with short sleep intervals at moderate loads. In between these burst events, the power MOSFETs and any nonessential circuitry are turned off, reducing the buck regulator's quiescent current to  $6\mu$ A. In this sleep state, the load current is being supplied solely from the output capacitor. As the output voltage droops, the EA's output rises above the sleep threshold, signaling the BURST comparator to trip and turn the top MOSFET on. This process repeats at a rate that is dependent on the load demand.

## Short-Circuit Protection

When the output is shorted to ground, the frequency of the oscillator is reduced to about 300kHz. This frequency foldback ensures that the inductor current has more time to decay, thereby preventing current runaway. The oscillator's frequency will progressively increase to 1.5MHz when  $V_{OUT}$  rises above OV.

## Low Supply Operation

The LTC3445 will operate with input supply voltages as low as 2.5V, but the maximum allowable output current is reduced at this low voltage. Figure 3 shows the reduction in the typical maximum output current as a function of input voltage for various output voltages.

## Slope Compensation and Inductor Peak Current

Slope compensation provides stability in constant frequency architectures by preventing subharmonic oscillations at high duty cycles. It is accomplished internally by adding a compensating ramp to the inductor current signal at duty cycles in excess of 40%. Normally, this results in a reduction of maximum inductor peak current for duty cycles >40%. However, the LTC3445 uses a patent-pending scheme that counteracts this compensating ramp, which allows the maximum inductor peak current to remain unaffected throughout all duty cycles.



Figure 3. Buck Maximum Peak Current vs  $V_{\mbox{CC1}}$ 

### **Spread Spectrum**

The LTC3445 has a spread spectrum mode that can be enabled via two register bits. In the spread spectrum mode, the switching frequency is dithered about a center frequency of 1.5MHz. Spread spectrum lowers noise at the regulated output and at the input.

Figure 4 shows the noise reduction capabilities of the LTC3445 in spread spectrum mode. The percent spread of the frequency is controlled by two bits in register 5.

00 = 0% Spread 01 = 7.4% Spread 10 = 14.8% Spread 11 = 22.4% Spread

## DAC

The buck output voltage is controlled by programming a 6-bit DAC register (REG0[5:0]) and GO bit (REG2[0]). The output voltage range is 0.85V to 1.55V in ~15mV steps. The DAC setting range is from 0 to 48. Any settings above 48 will default to the 48 settings value. When the desired DAC setting is loaded, the GO bit needs to be changed from 0 to 1. Once the GO bit transition occurs,  $V_{OUT}$  will begin to change to the DAC setting loaded at that instant.

## Slew Rate

A 2-bit register is used to control the rate of change of  $V_{OUT}$  between DAC settings. The slew rate is controlled by stepping  $V_{OUT}$  to its new setting using a series of 3445fa





SPR = 10



START FREQ: 100kHz, RBW: 10kHz, STOP FREQ: 30MHz



Figure 4. LTC3445 Output Noise Spectrum

micro-steps. The table below shows the register settings and corresponding slew rates.

| REG1 [1:0] | SLEW RATE (mV/µs) |
|------------|-------------------|
| 00         | 11.3              |
| 01         | 7.5               |
| 10         | 3.8               |
| 11         | 0.9               |

It should be noted that during DAC transistions, PGOOD fault reporting is disabled.

## LDO OPERATION

### Adjustable Operation

The LTC3445 contains two 50mA LDOs with an output voltage range of 0.6V to ( $V_{CC2}$  – 0.3V). The output voltage is set by the ratio of two external resistors as shown in Figure 1. Each LDO servos the output voltage (Pin LDOx) in order to maintain a feedback voltage (Pin LDOxFB) of

0.6V. The current in R1 and R2 is then equal to 0.6V/R2. The regulated voltage is equal to:

 $V_{OUT} = (0.6V/R2) \bullet (R1+R2)$ 

### **Frequency Compensation**

The LT3445 is frequency compensated by an internal dominant pole. An output capacitor of  $2\mu$ F to  $10\mu$ F is usually large enough to provide good stability. In order to insure stability, a feedforward capacitor may be needed between the output pin and the feedback pin. This cancels the pole formed by the stray capacitance in large value feedback resistors. Also, a feedback capacitor minimizes noise pickup and improves ripple rejection.

### PowerPath OPERATION

The output of the PowerPath (V<sub>CC</sub> BATT) is controlled by a combination of three inputs: main battery (V<sub>CC1</sub>), V<sub>TRACK</sub>, and V<sub>BACKUP</sub>.



When V<sub>CC1</sub> rises above 2.8V, the PowerPath's LDO is enabled and set to the lesser of 3V or V<sub>CC1</sub>. Once V<sub>TRACK</sub> is 3V or higher, it controls the PowerPath's LDO output (V<sub>CC</sub> BATT) voltage to within 200mV of V<sub>TRACK</sub>. Note that V<sub>TRACK</sub> needs to be less than or equal to V<sub>CC1</sub>. When V<sub>TRACK</sub> falls below 3V, V<sub>CC1</sub> is used to regulate the PowerPath's LDO (V<sub>CC</sub> BATT) to 3V. When V<sub>CC1</sub> falls below 2.4V, the PowerPath LDO is disconnected and V<sub>BACKUP</sub> is connected to V<sub>CC</sub> BATT.

The PowerPath's fault detection circuit uses an open-drain driver ( $\overline{BATTFAULT}$ ) to report when the main battery is disconnected.

Figure 5 shows the different states of the PowerPath circuits. Typically,  $V_{BACKUP}$  is a coin cell; however, other types of back up power supplies may be used.



#### Figure 5

## I<sup>2</sup>C OPERATION

- · Simple 2-wire interface
- · Multiple devices on same bus
- · Idle bus must have SDA and SCL lines high
- LTC3445 is read/write
- Master controls bus
- · Devices listen for unique address that precedes data

### General I<sup>2</sup>C Bus/SMBus Description

I<sup>2</sup>C Bus and SMBus are reasonably similar examples of 2-wire, bidirectional, serial communications busses. Calling them 2-wire is not strictly accurate, as there is an implied third wire, which is the ground line. Large ground drops or spikes between the grounds of different parts on the bus can interrupt or disrupt communications, as the signals on the two wires are both inherently referenced to a ground which is expected to be common to all parts on the bus. Both bus types have one data line and one clock line which are externally pulled to a high voltage when they are not being controlled by a device on the bus. The devices on the bus can only pull the data and clock lines low, which makes it simple to detect if more than one device is trying to control the bus; eventually, a device will release a line and it will not pull high because another device is still holding it low. Pull-ups for the data and clock lines are usually provided by external discrete resistors, but external current sources can also be used. Since there are no dedicated lines to use to tell a given device if another device is trying to communicate with it, each device must have a unique address to which it will respond. The first part of any communication is to send out an address on the bus and wait to see if another device responds to it. After a response is detected, meaningful data can be exchanged between the parts.

Typically, one device will control the clock line at least most of the time and will normally be sending data to the other parts and polling them to send data back to it, and this device is called the master. There can certainly be more than one master, since there is an effective protocol to resolve bus contentions, and non-master (slave) devices can also control the clock to delay rising edges and give themselves more time to complete calculations or communications (clock stretching). Slave devices need to



#### Figure 6. Typical 2-Wire Serial I<sup>2</sup>C Waveforms



be able to control the data line to acknowledge communications from the master, and some devices will need to able to send data back to the master; they will be in control of the data line while they are doing so. Many slave devices will have no need to stretch the clock signal and will have no ability to pull the clock line low, which is the case with the LTC3445.

Data is exchanged in the form of bytes, which are 8-bit packets. Any byte needs to be acknowledged by the slave (data line pulled low) or not acknowledged by the master (data line left high), so communications are broken up into 9-bit segments, one byte followed by one bit for acknowledging. For example, sending out an address consists of 7 bits of device address, 1 bit that signals whether a read or write operation will be performed, and then 1 more bit to allow the slave to acknowledge. There is no theoretical limit to how many total bytes can be exchanged in a given transmission.

 $I^2C$  and SMBus are very similar specifications, SMBus having been derived from  $I^2C$ . In general, SMBus is targeted to low power devices (particularly battery-powered ones) and emphasizes low power consumption, while  $I^2C$  is targeted to higher speed systems where the power consumption of the bus is not so critical.  $I^2C$  has three different specifications for three different maximum speeds, these being standard mode (100kHz max), fast mode (400kHz max) and HS mode (3.4MHz max). Standard and fast mode are not radically different, but HS mode is very different from a hardware and software perspective and requires an initiating command at standard or fast speed before data can start transferring at HS speed. SMBus simply specifies a 100kHz maximum speed.

WRITE BYTE PROTOCOL

#### The START and STOP Conditions

When the bus is not in use, both SCL and SDA must be high. A bus master signals the beginning of a transmission with a START condition by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, it issues a STOP condition by transitioning SDA from low to high while SCL is high. The bus is then free for another transmission.

#### Acknowledge

The acknowledge signal is used for handshaking between the master and the slave. An acknowledge signal (LOW active) as generated by the slave lets the master know that the latest byte of information was received. The acknowledge-related clock pulse is generated by the master. The transmitter master releases the SDA line (HIGH) during the acknowledge clock pulse. The slave receiver must pull down the SDA line during the acknowledge clock pulse so that it remains stable LOW during the HIGH period of this clock pulse.

When a slave receiver doesn't acknowledge the slave address (for example, it's unable to receive because it's performing some real-time function), the data line must be left HIGH by the slave. The master can then generate a STOP condition to abort the transfer.

If a slave receiver does acknowledge the slave address but, some time later in the transfer cannot receive any more data bytes, the master must again abort the transfer. This is indicated by the slave generating the not acknowledge on the first byte to follow. The slave leaves the data line HIGH and the master generates the STOP condition. The





data line is also left high by the slave and master after a slave has transmitted a byte of data to the master in a read operation, but this is a not-acknowledge that indicates that the data transfer is successful.

#### 1<sup>2</sup>C Register Definitions (POR = 00 for all registers)



#### **Commands Supported**

The LTC3445 supports read byte and write byte commands. For the ACK bits, an S indicates that the slave is pulling the data line low and an M indicates that the master is effectively acknowledging by leaving the data line high.

#### Data Transfer Timing for Write Commands

In order to help assure that bad data is not written into the part, data from a write command is only stored after a valid acknowledge has been performed. The part will detect that SDA is low on the rising edge of SCL that marks the end of the period in which the LTC3445 acknowledges the data write and then latch the data during the following SCL low period.

| F | REG | 5             |  |
|---|-----|---------------|--|
|   | 7   | 0 (Logic Low) |  |
|   | 6   | % SPR1        |  |
|   | 5   | % SPR0        |  |
|   | 4   | (Logic Low)   |  |
|   | 3   | (Logic Low)   |  |
|   | 2   | (Logic Low)   |  |
|   | 1   | (Logic Low)   |  |
|   | 0   | (Logic Low)   |  |



### **BUCK REGULATOR**

The basic LTC3445 application circuit is shown on the first page of this data sheet. External component selection is driven by the load requirement and begins with the selection of L followed by  $C_{\rm IN}$  and  $C_{\rm OUT}$ .

#### **Inductor Selection**

For most applications, the value of the inductor will fall in the range of 1 $\mu$ H to 4.7 $\mu$ H. Its value is chosen based on the desired ripple current. Large value inductors lower ripple current and small value inductors result in higher ripple currents. Higher V<sub>CC1</sub> or lower V<sub>OUT</sub> also increases the ripple current as shown in Equation 1. A reasonable starting point for setting ripple current is  $\Delta I_L = 240$ mA (40% of 600mA).

$$\Delta I_{L} = \frac{1}{(f)(L)} V_{OUT} \left( 1 - \frac{V_{OUT}}{V_{CC1}} \right)$$
(1)

The DC current rating of the inductor should be at least equal to the maximum load current plus half the ripple current to prevent core saturation. Thus, a 720mA rated inductor should be enough for most applications (600mA + 120mA). For better efficiency, choose a low DC-resistance inductor.

The inductor value also has an effect on Burst Mode operation. The transition to low current operation begins when the inductor current peaks fall to approximately 200mA. Lower inductor values (higher  $\Delta I_L$ ) will cause this to occur at lower load currents, which can cause a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to increase.

### **Inductor Core Selection**

Different core materials and shapes will change the size/ current and price/current relationship of an inductor. Toroid or shielded pot cores in ferrite or permalloy materials are small and don't radiate much energy, but generally cost more than powdered iron core inductors with similar electrical characteristics. The choice of which style inductor to use often depends more on the price vs size requirements and any radiated field/EMI requirements than on what the LTC3445 requires to operate. Table 1 shows some typical surface mount inductors that work well in LTC3445 applications.

| Table 1    |
|------------|
| MANUEACTUR |

| MANUFACTURER<br>Part Number | VALUE<br>(μH) | DCR<br>(mΩ MAX) | MAX DC<br>(A) | $\begin{array}{c} \text{SIZE} \\ \text{L} \times \text{W} \times \text{H} \text{ (mm^3)} \end{array}$ |
|-----------------------------|---------------|-----------------|---------------|-------------------------------------------------------------------------------------------------------|
| Sumida CDRH3D16/<br>HP2R2   | 2.2           | 72              | 1.2           | 4.0 × 4.0 × 1.8                                                                                       |
| Sumida CR434R7              | 4.7           | 109             | 1.15          | $4.0\times4.5\times3.5$                                                                               |
| TDK TDK7030T-<br>2R2M5R4    | 2.2           | 12              | 5.5           | 7.3 × 6.8 × 3.2                                                                                       |
| Coilcraft D03316P-222       | 2.2           | 12              | 7             | $12.45 \times 9.4 \times 5.21$                                                                        |

## $C_{\text{IN}}$ and $C_{\text{OUT}}$ Selection

In continuous mode, the source current of the top MOSFET is a square wave of duty cycle  $V_{OUT}/V_{CC1}$ . To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used. The maximum RMS capacitor current is given by:

$$C_{IN} \text{ required } I_{RMS} \cong I_{OMAX} \frac{\left[V_{OUT}(V_{CC1} - V_{OUT})\right]^{1/2}}{V_{CC1}} \quad (2)$$

This formula has a maximum at  $V_{CC1} = 2V_{OUT}$ , where  $I_{RMS} = I_{OUT}/2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. Note that the capacitor manufacturer's ripple current ratings are often based on 2000 hours of life. This makes it advisable to further derate the capacitor, or choose a capacitor rated at a higher temperature than required. Always consult the manufacturer if there is any question.

The selection of  $C_{OUT}$  is driven by the required effective series resistance (ESR). Typically, once the ESR requirement for  $C_{OUT}$  has been met, the RMS current rating generally far exceeds the  $I_{RIPPLE(P-P)}$  requirement. The output ripple  $\Delta V_{OUT}$  is determined by:

$$\Delta V_{OUT} \cong \Delta I_{L} \left( ESR + \frac{1}{8fC_{OUT}} \right)$$
(3)

where f = operating frequency,  $C_{OUT}$  = output capacitance and  $\Delta I_L$  = ripple current in the inductor. For a fixed output voltage, the output ripple is highest at maximum input voltage since  $\Delta I_L$  increases with input voltage.

Aluminum electrolytic and dry tantalum capacitors are both available in surface mount configurations. In the case of tantalum, it is critical that the capacitors are surge tested for use in switching power supplies. An excellent choice is the AVX TPS series of surface mount tantalum. These are specially constructed and tested for low ESR so they give the lowest ESR for a given volume. Other capacitor types include Sanyo POSCAP, Kemet T510 and T495 series, and Sprague 593D and 595D series. Consult the manufacturer for other specific recommendations.

### **Using Ceramic Input and Output Capacitors**

Higher values, lower cost ceramic capacitors are now becoming available in smaller case sizes. Their high ripple current, high voltage rating and low ESR make them ideal for switching regulator applications. Because the LTC3445's control loop does not depend on the output capacitor's ESR for stable operation, ceramic capacitors can be used freely to achieve very low output ripple and small circuit size.

However, care must be taken when ceramic capacitors are used at the input and the output. When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a load step at the output can induce ringing at the input,  $V_{CC1}$ . At best, this ringing can couple to the output and be mistaken as loop instability. At worst, a sudden inrush of current through the long wires can potentially cause a voltage spike at  $V_{CC1}$ , large enough to damage the part.

When choosing the input and output ceramic capacitors, choose the X5R or X7R dielectric formulations. These dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

### **Buck Output Voltage Programming**

The LTC3445 has an internal resistor divider network tied to the FB pin. The output voltage is controlled by a DAC (6-bit register) whose setting is controlled by the I<sup>2</sup>C interface. The effective DAC bit range is from 0 to 48. Note

that any DAC settings above 48 defaults to the 48 setting. The DAC controls the V<sub>OUT</sub> range of 0.85V to 1.55V in ~15mV steps. The default value for V<sub>OUT</sub> is 1.35V and is reset to this value whenever V<sub>CC1</sub> comes up.

When the DAC's value is changed, LTC3445 controls  $V_{OUT}$ 's slew rate via a 2-bit RATE register. The RATE register can be updated via the I<sup>2</sup>C interface. The slew rate can be set to approximately 0.9mV/µs, 3.8mV/µs, 7.5mV/µs or 11.3mV/µs. The default value for RATE is 10mV/µs and is reset to this value whenever V<sub>CC1</sub> comes up.

The DAC and RATE values are not lost whenever the RUN pin is deasserted.

Once the DAC and RATE registers are programmed, a GO bit transition is required for the buck to update. This is accomplished by changing the GO bit (REG2[0]) from logic low to a logic high.

### **Efficiency Considerations**

The efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Efficiency can be expressed as:

Efficiency = 100% - (L1 + L2 + L3 + ...)

where L1, L2, etc. are the individual losses as a percentage of input power.

Although all dissipative elements in the circuit produce losses, two main sources usually account for most of the losses in LTC3445 buck regulator circuits:  $V_{CC1}$  quiescent current and I<sup>2</sup>R losses. The  $V_{CC1}$  quiescent current loss dominates the efficiency loss at very low load currents whereas the I<sup>2</sup>R loss dominates the efficiency loss at medium to high load currents. In a typical efficiency plot, the efficiency curve at very low load currents can be misleading since the actual power lost is of no consequence as illustrated in Figure 8.

1. The  $V_{CC1}$  quiescent current is due to two components: the DC bias current as given in the Electrical Characteristics and the internal main switch and synchronous switch gate charge currents. The gate charge current results from switching the gate capacitance of the





Figure 8. Power Loss vs Load Current,  $V_{CC1} = 3.6V$ 

internal power MOSFET switches. Each time the gate is switched from high to low to high again, a packet of charge, dQ, moves from V<sub>CC1</sub> to ground. The resulting dQ/dt is the current out of V<sub>CC1</sub> that is typically larger than the DC bias current. In continuous mode, I<sub>GATECHG</sub> =  $f(Q_T + Q_B)$  where  $Q_T$  and  $Q_B$  are the gate charges of the internal top and bottom switches. Both the DC bias and gate charge losses are proportional to V<sub>CC1</sub> and thus their effects will be more pronounced at higher supply voltages.

2. I<sup>2</sup>R losses are calculated from the resistances of the internal switches,  $R_{SW}$ , and external inductor  $R_L$ . In continuous mode, the average output current flowing through inductor L is "chopped" between the main switch and the synchronous switch. Thus, the series resistance looking into the SW pin is a function of both top and bottom MOSFET  $R_{DS(ON)}$  and the duty cycle (DC) as follows:

$$R_{SW} = (R_{DS(ON)TOP})(DC) + (R_{DS(ON)BOT})(1 - DC)$$

The  $R_{DS(ON)}$  for both the top and bottom MOSFETs can be obtained from the Typical Performance Charateristics curves. Thus, to obtain  $I^2R$  losses, simply add  $R_{SW}$  to  $R_L$  and multiply the result by the square of the average output current.

Other losses including  $C_{IN}$  and  $C_{OUT}$  ESR dissipative losses and inductor core losses generally account for less than 2% total additional loss.

### **Checking Transient Response**

The regulator loop response can be checked by looking at the load transient response. Switching regulators take several cycles to respond to a step in load current. When a load step occurs,  $V_{OUT}$  immediately shifts by an amount equal to ( $\Delta I_{LOAD} \bullet ESR$ ), where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{LOAD}$  also begins to charge or discharge  $C_{OUT}$ , which generates a feedback error signal.

The regulator loop then acts to return  $V_{OUT}$  to its steadystate value. During this recovery time  $V_{OUT}$  can be monitored for overshoot or ringing that would indicate a stability problem. For a detailed explanation of switching control loop theory, see Application Note 76.

A second, more severe transient is caused by switching in loads with large (>1 $\mu$ F) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with C<sub>OUT</sub>, causing a rapid drop in V<sub>OUT</sub>. No regulator can deliver enough current to prevent this problem if the load switch resistance is low and it is driven quickly. The only solution is to limit the rise time of the switch drive so that the load rise time is limited to approximately (25 • C<sub>LOAD</sub>). Thus, a 10 $\mu$ F capacitor charging to 3.3V would require a 250 $\mu$ s rise time, limiting the charging current to about 130mA.

## LDO REGULATORS

The LDOs in the LTC3445 are 50mA low dropout regulators with low quiescent and shutdown currents. Each device is capable of supplying 50mA at a dropout voltage of 300mV. The LDOs are current limited to greater than 50mA but less than 75mA. The output voltages of the LDOs are set with external resistive dividers according to the following formula:

| $V_{LDOOUT1} = 0.6(1 + R1/R2)$ | (4) |
|--------------------------------|-----|
|--------------------------------|-----|

$$V_{LDOOUT2} = 0.6(1 + R3/R4)$$
 (5)

### Output Capacitance and Transient Response

The LTC3445 LDOs are designed to be stable with a wide range of output capacitors. A minimum output capacitor of  $2.2\mu$ F with an ESR of  $3\Omega$  or less is recommended to



prevent oscillations. The LTC3445 LDOs are micropower devices and output transient response will be a function of output capacitance. Larger values of output capacitance decrease the peak deviations and provide improved transient response for larger load current changes.

### PowerPath CONTROLLER

The PowerPath circuitry in the LTC3445 is used to provide backup power from V<sub>BACKUP</sub> to the V<sub>CC</sub> BATT pin when V<sub>CC1</sub> is low or disconnected. When V<sub>CC1</sub> is below 2.8V, the PowerPath routes V<sub>BACKUP</sub>, typically a coin cell, to the V<sub>CC</sub> BATT pin. While V<sub>BACKUP</sub> is selected there is no current limiting except for a small (<5 $\Omega$ ) resistance from the V<sub>BACKUP</sub> input to the V<sub>CC</sub> BATT output. The LTC3445 sinks less than 6.5µA from V<sub>BACKUP</sub> when it is selected and sinks less than 0.1µA from V<sub>BACKUP</sub> when it is not selected.

When  $V_{CC1}$  exceeds 2.8V,  $V_{BACKUP}$  is disconnected from  $V_{CC}$  BATT and an internal LDO regulates the  $V_{CC}$  BATT voltage to the minimum of  $V_{CC1}$  or typically 3V. The internal LDO is current limited to less than 50mA, but greater than 10mA. Capacitance on the  $V_{CC}$  BATT pin should be at least  $2\mu$ F with an ESR less than  $3\Omega$ .

 $V_{BACKUP}$  will be routed to the  $V_{CC}$  BATT output when the main battery voltage falls below 2.4V. As the main battery,  $V_{CC1}$ , voltage drops from 3V to 2.4V, the LDO will be in dropout,  $V_{CC}$  BATT will follow  $V_{CC1}$  down, rebounding to  $V_{BACKUP}$  when  $V_{CC1}$  falls below 2.4V. If  $V_{CC1}$  is removed quickly, the capacitor on  $V_{CC}$  BATT will limit the  $V_{CC}$  BATT droop until  $V_{BACKUP}$  is switched in.

The V<sub>TRACK</sub> input offers the capability of the V<sub>CC</sub> BATT voltage to follow the voltage on V<sub>TRACK</sub> up to V<sub>CC1</sub>. In effect, V<sub>TRACK</sub> overrides the internal reference of the LDO, resulting in the LDO output (V<sub>CC</sub> BATT) having a gain of 1 relative to V<sub>TRACK</sub> once V<sub>TRACK</sub> exceeds a typical value of 3V. V<sub>CC</sub> BATT will follow V<sub>TRACK</sub> to within 200mV providing V<sub>TRACK</sub> does not exceed the dropout voltage of the LDO, which is powered by V<sub>CC1</sub>.

 $V_{BACKUP}$  should be present prior to  $V_{CC1}$  being connected.  $V_{BACKUP}$  provides power to the <code>BATTFAULT</code> driver which

is used to detect an absent or low V<sub>CC1</sub>. If V<sub>BACKUP</sub> is not present, the LTC3445 will be unable to pull the BATTFAULT pin low to signal a V<sub>CC1</sub> fault condition.

### **Output Capacitance and Transient Response**

The LDO used LTC3445 PowerPath is designed to be stable with a wide range of output capacitors. A minimum output capacitor of  $2.2\mu$ F with an ESR of  $3\Omega$  or less is recommended to prevent oscillations. The LTC3445 PowerPath LDO is a micropower device and output transient response will be a function of output capacitance. Larger values of output capacitance decrease the peak deviations and provide improved transient response for larger load current changes.

### THERMAL CONSIDERATIONS

In most applications the LTC3445 does not dissipate much heat due to its high efficiency. But, in applications where the LTC3445 is running at high ambient temperature with low supply voltage and high duty cycles, such as in dropout, the heat dissipated may exceed the maximum junction temperature of the part. If the junction temperature reaches approximately 150°C, both power switches will be turned off and the SW node will become high impedance. The remaining regulators will also turn off.

To ensure the LTC3445 doesn't exceed the maximum junction temperature, the user will need to do some thermal analysis. The goal of the thermal analysis is to determine whether the power dissipated exceeds the maximum junction temperature of the part. The temperature rise is given by:

$$T_{R} = \theta_{JA} \bullet (PD_{BUCK} + PD_{LD01} + PD_{LD02} + PD_{PowerPath})$$

where  $\mathsf{P}_D$  is the power dissipated by the regulator and  $\theta_{JA}$  is the thermal resistance from the junction of the die to the ambient temperature.

The junction temperature, T<sub>J</sub>, is given by:

$$T_{\rm J} = T_{\rm A} + T_{\rm R}$$

where  $T_{\mathsf{A}}$  is the ambient temperature.



As an example, consider the LTC3445 in dropout at an input voltage of 2.7V, an ambient temperature of 70°C, a buck load current of 600mA, LDO1 set to 1.3V with a load of 25mA, LDO2 set to 1.1V with a load of 15mA, and the PowerPath regulator at 2.5V with a load of 6 $\mu$ A. From the typical performance graph of switch resistance, the R<sub>DS(ON)</sub> of the P-channel switch at 70°C is approximately 0.52 $\Omega$ . Therefore, power dissipated by the part is:

 $P_{D(BUCK)} = I_{LOAD}^2 \bullet R_{DS(ON)} = 180 \text{mW}$ 

 $P_{D(LD01)} = (2.7 - 1.3)V \bullet 0.025A = 35mW$ 

 $P_{D(LD02)} = (2.7 - 1.1)V \bullet 0.015A = 24mW$ 

 $P_{D(PowerPath)} = (2.7 - 2.5)V \bullet 6\mu A = 1.2\mu W$ 

 $P_{D(TOTAL)} = 0.239W$ 

For the QFN24 package, the  $\theta_{JA}$  is 37°C/W. Thus, the junction temperature of the regulator is:

 $T_J = 70^{\circ}C + (0.239)(37) = 78.8^{\circ}C$ 

which is well below the maximum junction temperature of 125°C. Note that at higher supply voltages, the junction temperature is lower due to reduced switch resistance  $(R_{DS(ON)})$ .



When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the LTC3445. These items are also illustrated graphically in Figures 9 and 10. Check the following in your layout:

- 1. The power traces, consisting of the GND trace, the SW trace, the  $V_{CC1}$  trace and the  $V_{CC2}$  trace should be kept short, direct and wide.
- 2. Does the FB pin connect directly to the output voltage reference? Ensure that there is no load current running from the reference voltage and the FB pin.
- 3. Does the (+) plate of C<sub>IN1</sub> connect to V<sub>CC1</sub> as closely as possible? This capacitor provides the AC current to the internal power MOSFETs.
- 4. Keep the switching node, SW, away from the sensitive FB node.
- 5. Keep the (–) plates of  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  as close as possible.



Figure 9



Figure 10

### **DESIGN EXAMPLE**

As a design example, assume the LTC3445 is used in a single lithium-ion battery-powered Intel PXA270 microprocessor application. The battery will be operating from a maximum of 4.2V down to about 2.7V. Also, the battery will be connected to all three power pins on the LTC3445.

The desired LDO outputs are 1.3V with a 23mA load and 1.1V with a 14mA load. Since both LDO's are the same, we will select LDO1 for the 1.3V output and LDO2 for the 1.1V output. Using Equations 4 and 5, and choosing R2 and R4 to be 604k, the values for R1 and R2 are 705k and 503k respectively. Also, selecting a  $10\mu$ F output capacitor provides adequate stability and transient reponses.

The PXA270's V<sub>CC</sub> BATT requirement can be readily handled by the LTC3445's PowerPath control circuits. By simply connecting a coin cell battery to V<sub>BACKUP</sub>, the PowerPath control circuits regulate V<sub>CC</sub> BATT within the PXA270's requirements.

The buck regulator's maximum load requirement for this application is 300mA. Although the default start-up voltage for the buck regulator is 1.35V, ripple current is greatest when the output voltage is programmed to 0.85V. For ripple currents of 200mA and the main battery at 4.2V, the required inductor value is  $2.2\mu$ H (Equation 1). For best efficiency choose a 400mA or greater inductor with less than  $0.3\Omega$  series resistance. Choosing a  $10\mu$ F output capacitor with an ESR of  $0.25\Omega$  will generate a ripple voltage of 52mV (Equation 3). In most cases, a ceramic capacitor's ESR will be less than  $0.25\Omega$  further reducing the output ripple (see Figure 11). Note that as  $V_{CC1}$ decreases or  $V_{OUT}$  increases, the ripple current and ripple voltage will decrease. The input capacitor, CIN, will require an RMS current rating of at least 0.150A  $\cong$  I<sub>I OAD(MAX)</sub>/2 at temperature (Equation 2).









# PACKAGE DESCRIPTION



**UF Package** 24-Lead Plastic QFN ( $4mm \times 4mm$ ) (Reference LTC DWG # 05-08-1697)

1. DRAWING PROPOSED TO BE MADE A JEDEC PACKAGE OUTLINE MO-220 VARIATION (WGGD-X)—TO BE APPROVED 2. DRAWING NOT TO SCALE

- 2. DRAWING NOT TO SCALE
  3. ALL DIMENSIONS ARE IN MILLIMETERS
  4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE, IF PRESENT

- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION
- ON THE TOP AND BOTTOM OF PACKAGE



# **RELATED PARTS**

| PART NUMBER      | DESCRIPTION                                                                | COMMENTS                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------|----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LT1761           | 100mA, Low Noise Micropower, LDO                                           | $ \begin{array}{l} V_{IN}: 1.8V \ to \ 20V, \ V_{OUT(MIN)} = 1.22V, \ Dropout \ Voltage = 0.30V, \\ I_Q = 20\mu A, \ I_{SD} < 1\mu A, \ V_{OUT} = Adj, \ 1.5V, \ 1.8V, \ 2V, \ 2.5V, \ 2.8V, \ 3V, \\ 3.3V, \ 5V, \ ThinSOT^{\rm TM} \ Package. \ Low \ Noise < 20\mu V_{RMS(P-P)}, \ Stable \ with \ 1\mu F \ Ceramic \ Capacitors \end{array} $                                                                                         |
| LT1762           | 150mA, Low Noise Micropower, LDO                                           | $V_{IN}$ : 1.8V to 20V, $V_{OUT(MIN)}$ = 1.22V, Dropout Voltage = 0.30V, $I_Q$ = 25µA, $I_{SD}$ < 1µA, $V_{OUT}$ = Adj, 2.5V, 3V, 3.3V, 5V, MS8 Package. Low Noise < 20µV <sub>RMS(P-P)</sub>                                                                                                                                                                                                                                             |
| LT1763           | 500mA, Low Noise Micropower, LDO                                           | $ \begin{array}{l} V_{IN}: 1.8V \ to \ 20V, \ V_{OUT(MIN)} = 1.22V, \ Dropout \ Voltage = 0.30V, \\ I_Q = 30\mu A, \ I_{SD} < 1\mu A, \ V_{OUT} = 1.5V, \ 1.8V, \ 2.5V, \ 3V, \ 3.3V, \ 5V, \ S8 \\ Package. \ Low \ Noise < 20\mu V_{RMS(P-P)} \end{array} $                                                                                                                                                                             |
| LTC1844          | 150mA, Very Low Dropout LDO                                                | $V_{IN}$ : 6.5V to 1.6V, $V_{OUT(MIN)}$ = 1.25V, Dropout Voltage = 0.08V, $I_Q$ = 40µA, $I_{SD}$ < 1µA, $V_{OUT}$ = Adj, 1.5V, 1.8V, 2.5V, 2.8V, 3.3V, ThinSOT Package. Low Noise < 30µV <sub>RMS(P-P)</sub> , Stable with 1µF Ceramic Capacitors                                                                                                                                                                                         |
| LT1962           | 300mA, Low Noise Micropower, LDO                                           | $ \begin{array}{l} V_{\text{IN}}: 1.8 \text{V to } 20 \text{V}, \ V_{\text{OUT}(\text{MIN})} = 1.22 \text{V}, \ \text{Dropout Voltage} = 0.27 \text{V}, \\ I_{\text{Q}} = 30 \mu\text{A}, \ I_{\text{SD}} < 1 \mu\text{A}, \ V_{\text{OUT}} = 1.5 \text{V}, \ 1.8 \text{V}, \ 2.5 \text{V}, \ 3 \text{V}, \ 3.3 \text{V}, \ 5 \text{V}, \ \text{MS8} \\ \text{Package. Low Noise} < 20 \mu\text{V}_{\text{RMS}(\text{P-P})} \end{array} $ |
| LT3020           | Low V <sub>IN</sub> (0.9V) Low V <sub>OUT</sub> (0.2V) VLDO <sup>™</sup>   | $V_{\text{IN}}$ : 0.9V to 10V, $V_{\text{OUT}(\text{MIN})}$ = 0.20V, Dropout Voltage = 0.15V, $I_{\text{Q}}$ = 120µA, $I_{\text{SD}}$ < 1µA, $V_{\text{OUT}}$ = Adj, DFN Package                                                                                                                                                                                                                                                          |
| LTC3405/LTC3405A | 300mA (I <sub>OUT</sub> ), 1.5MHz Synchronous Step-Down<br>DC/DC Converter | $V_{\text{IN}}$ : 2.5V to 5.5V, $V_{\text{OUT}(\text{MIN})}$ = 0.8V, $I_{\text{Q}}$ = 20µA, $I_{\text{SD}}$ < 1µA, ThinSOT Package                                                                                                                                                                                                                                                                                                        |
| LTC3406/LTC3406B | 600mA (I <sub>OUT</sub> ), 1.5MHz Synchronous Step-Down DC/DC Converter    | $V_{\text{IN}}$ : 2.5V to 5.5V, $V_{\text{OUT}(\text{MIN})}$ = 0.6V, $I_{\text{Q}}$ = 20µA, $I_{\text{SD}}$ < 1µA, ThinSOT Package                                                                                                                                                                                                                                                                                                        |
| LTC3407          | Dual 600mA, 1.5MHz Synchronous Step-Down<br>DC/DC Converter                | $V_{\text{IN}}$ : 2.5V to 5.5V, $V_{\text{OUT}(\text{MIN})}$ = 0.6V, $I_{\text{Q}}$ = 40µA, $I_{\text{SD}}$ < 1µA, MS10E Package                                                                                                                                                                                                                                                                                                          |
| LTC3411          | 1.25A (I <sub>OUT</sub> ), 4MHz Synchronous Step-Down<br>DC/DC Converter   | $V_{IN}\!\!:$ 2.5V to 5.5V, $V_{OUT(MIN)}$ = 0.8V, $I_Q$ = 60µA, $I_{SD}$ < 1µA, MS10 Package                                                                                                                                                                                                                                                                                                                                             |
| LTC3412          | 2.5A (I <sub>OUT</sub> ), 4MHz Synchronous Step-Down<br>DC/DC Converter    | $V_{\text{IN}}$ : 2.5V to 5.5V, $V_{\text{OUT}(\text{MIN})}$ = 0.8V, $I_{\text{Q}}$ = 60µA, $I_{\text{SD}}$ < 1µA, TSSOP16E Package                                                                                                                                                                                                                                                                                                       |
| LTC3455          | Dual DC/DC Converter with USB Power Manager and<br>Li-Ion Battery Charger  | V <sub>IN</sub> : 3V to 5.5V, Seamless Transition Between Input Sources and Li-Ion Battery, USB, 5V Wall Adapter, QFN24 Package                                                                                                                                                                                                                                                                                                           |
| LTC4055          | USB Power Manager and Li-Ion Battery Charger                               | Standalone Charger, Automatic Switchover when Input Supply is Removed                                                                                                                                                                                                                                                                                                                                                                     |
| LTC4411/LTC4412  | PowerPath Controllers in ThinSOT                                           | More Efficient than Diode ORing                                                                                                                                                                                                                                                                                                                                                                                                           |

ThinSOT and VLDO are trademarks of Linear Technology Corporation.