## **Internal Block Diagram**



Figure 2. Functional Block Diagram of FSDL312

### **Pin Definitions**

| Pin Number | Pin Name | Pin Function Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | GND      | Sense FET source terminal on primary side and internal control ground.                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 2          | Vcc      | Positive supply voltage input. Although connected to an auxiliary transformer winding, current is supplied from pin 5 (Vstr) via an internal switch during startup (see Internal Block Diagram section). It is not until Vcc reaches the UVLO upper threshold (12V) that the internal start-up switch opens and device power is supplied via the auxiliary transformer winding.                                                                                                                                |
| 3          | Vfb      | The feedback voltage pin is the non-inverting input to the PWM comparator. It has a 0.9mA current source connected internally while a capacitor and optocoupler are typically connected externally. A feedback voltage of 6V triggers over load protection (OLP). There is a time delay while charging between 3V and 6V using an internal 5uA current source, which prevents false triggering under transient conditions but still allows the protection mechanism to operate under true overload conditions. |
| 4          | lpk      | Pin to adjust the current limit of the Sense FET. The feedback $0.9 mA$ current source is diverted to the parallel combination of an internal $2.8 k\Omega$ resistor and any external resistor to GND on this pin to determine the current limit. If this pin is tied to Vcc or left floating, the typical current limit will be $1.2 A$ .                                                                                                                                                                     |
| 5          | Vstr     | This pin connects directly to the rectified AC line voltage source. At start up the internal switch supplies internal bias and charges an external storage capacitor placed between the Vcc pin and ground. Once the Vcc reaches 12V, the internal switch is disabled.                                                                                                                                                                                                                                         |
| 6, 7, 8    | Drain    | The Drain pin is designed to connect directly to the primary lead of the transformer and is capable of switching a maximum of 650V. Minimizing the length of the trace connecting this pin to the transformer will decrease leakage inductance.                                                                                                                                                                                                                                                                |

# **Pin Configuration**



Figure 3. Pin Configuration (Top View)

### **Absolute Maximum Ratings**

(Ta=25°C, unless otherwise specified)

| Characteristic                                | Symbol  | Value       | Unit |  |
|-----------------------------------------------|---------|-------------|------|--|
| Drain Current Pulsed <sup>(1)</sup>           | IDM     | 4.0         | ADC  |  |
| Single Pulsed Avalanche Energy <sup>(2)</sup> | Eas     | 95          | mJ   |  |
| Maximum Supply Voltage                        | VCC,MAX | 20          | V    |  |
| Analog Input Voltage Range                    | VFB     | -0.3 to VSD | V    |  |
| Total Power Dissipation                       | PD      | 1.25        | W    |  |
| Operating Junction Temperature.               | TJ      | +150        | °C   |  |
| Operating Ambient Temperature.                | TA      | -25 to +85  | °C   |  |
| Storage Temperature Range.                    | TSTG    | -55 to +150 | °C   |  |

#### Note:

- 1. Repetitive rating: Pulse width limited by maximum junction temperature
- 2. L = 51mH, starting Tj = 25°C
- 3. L =  $13\mu H$ , starting Tj =  $25^{\circ}C$
- 4. Vsd is shutdown feedback voltage ( see Protection Section in Electrical Characteristics )

## **Thermal Impedance**

| Parameter                   | Symbol Value         |       | Unit                |  |
|-----------------------------|----------------------|-------|---------------------|--|
| Junction-to-Ambient Thermal | $\theta$ JA $^{(1)}$ | 81.50 | °C/W <sup>(3)</sup> |  |
| Junction-to-Case Thermal    | $\theta_{JC}^{(2)}$  | 21.90 | °C/W                |  |

#### Note:

- 1. Free standing with no heatsink.
- 2. Measured on the GND pin close to plastic interface.
- 3. Soldered to 0.36 sq. inch(232mm2), 2 oz.(610g/m2) copper clad.

## **Electrical Characteristics**

(Ta = 25°C unless otherwise specified)

| Parameter                               | Symbol               | Condition                                                                    | Min. | Тур.  | Max. | Unit |  |
|-----------------------------------------|----------------------|------------------------------------------------------------------------------|------|-------|------|------|--|
| Sense FET SECTION                       |                      |                                                                              |      |       |      |      |  |
| Startup Voltage (Vstr) Breakdown        | BVsTR                | V <sub>CC</sub> =0V, I <sub>D</sub> =1mA                                     | 650  | -     | -    | V    |  |
| Drain-Source Breakdown Voltage          | BVDSS                | VGS=0V, ID=50μA                                                              | 650  | -     | -    | V    |  |
| Off Chata Course                        | IDSS                 | V <sub>DS</sub> =660V, V <sub>GS</sub> =0V                                   | -    | -     | 50   | μΑ   |  |
| Off-State Current<br>(Max.Rating =660V) |                      | V <sub>DS</sub> =0.8Max.Rating<br>V <sub>GS</sub> =0V, T <sub>C</sub> =125°C | -    | -     | 200  | μА   |  |
| On-State Resistance(1)                  | R <sub>DS</sub> (ON) | V <sub>GS</sub> =10V, I <sub>D</sub> =0.5A                                   | -    | 8.0   | 10.0 | Ω    |  |
| Input Capacitance                       | Ciss                 |                                                                              | -    | 250   | -    | pF   |  |
| Output Capacitance                      | Coss                 | V <sub>GS</sub> =0V, V <sub>DS</sub> =25V,<br>F=1MHz                         | -    | 25    | -    | pF   |  |
| Reverse Transfer Capacitance            | CRSS                 |                                                                              | -    | 10    | -    | pF   |  |
| Turn On Delay Time                      | T <sub>D</sub> (ON)  | .,                                                                           | -    | 12    | -    | ns   |  |
| Rise Time                               | TR                   | V <sub>DS</sub> =325V, I <sub>D</sub> =1.0A<br>(Sense FET switching          | -    | 4     | -    | ns   |  |
| Turn Off Delay Time                     | T <sub>D</sub> (OFF) | time is essentially independent of                                           | -    | 30    | -    | ns   |  |
| Fall Time                               | TF                   | operating temperature)                                                       | -    | 10    | -    | ns   |  |
| CONTROL SECTION                         | I                    |                                                                              | I    |       |      |      |  |
| Output Frequency                        | Fosc                 | FSDL312                                                                      | 45   | 50    | 55   | KHz  |  |
| Output Frequency Modulation             | FMOD                 | FSDL312                                                                      | ±1.0 | ±.1.5 | ±2.0 | KHz  |  |
| Frequency Change With Temperature(2)    | -                    | -25°C ≤ Ta ≤ 85°C                                                            | -    | ±5    | ±10  | %    |  |
| Maximum Duty Cycle                      | DMAX                 | FSDL312                                                                      | 71   | 77    | 83   | %    |  |
| Minimum Duty Cycle                      | DMIN                 |                                                                              | 0    | 0     | 0    | %    |  |
| Start threshold voltage                 | VSTART               | V <sub>FB</sub> =GND                                                         | 11   | 12    | 13   | V    |  |
| Stop threshold voltage                  | VSTOP                | V <sub>FB</sub> =GND                                                         | 7    | 8     | 9    | V    |  |
| Feedback Source Current                 | I <sub>FB</sub>      | V <sub>FB</sub> =GND                                                         | 0.7  | 0.9   | 1.1  | mA   |  |
| Internal Soft Start Time                | T <sub>S/S</sub>     | V <sub>FB</sub> =4V                                                          | 10   | 15    | 20   | ms   |  |
| BURST MODE SECTION                      |                      |                                                                              |      |       |      |      |  |
| Burst Mode Voltages                     | VBURH                | -                                                                            | 0.5  | 0.6   | 0.7  | V    |  |
| Burst Mode Vollages                     | VBURL                | -                                                                            | 0.25 | 0.35  | 0.45 | V    |  |
| PROTECTION SECTION                      |                      |                                                                              |      |       |      |      |  |
| Drain to Source Peak Current Limit      | Iover                | Max. inductor current                                                        | 1.06 | 1.20  | 1.35 | Α    |  |
| Current Limit Delay(3)                  | T <sub>CLD</sub>     |                                                                              | -    | 500   | -    | ns   |  |
| Thermal Shutdown                        | TSD                  | -                                                                            | 125  | 140   | -    | °C   |  |

### FSDL312

| Shutdown Feedback Voltage       | V <sub>SD</sub> |                     | 5.5 | 6.0  | 6.5 | V  |  |
|---------------------------------|-----------------|---------------------|-----|------|-----|----|--|
| Over Voltage Protection         | Vovp            |                     | 18  | 19   | -   | V  |  |
| Shutdown Feedback Delay Current | IDELAY          | V <sub>FB</sub> =4V | 3.5 | 5.0  | 6.5 | μΑ |  |
| Leading Edge Blanking Time      | TLEB            |                     | 200 | -    | -   | ns |  |
| TOTAL DEVICE SECTION            |                 |                     |     |      |     |    |  |
| Operating Current               | IOP             | VCC=14V             | 1   | 3    | 5   | mA |  |
| Start Up Current                | ISTART          | Vcc=0V              | 0.7 | 0.85 | 1.0 | mA |  |
| Vstr Supply Voltage             | VSTR            | VCC=0V              | 35  | -    | -   | V  |  |

### Note:

- 1. Pulse test: Pulse width  $\leq 300$ uS, duty  $\leq 2\%$
- 2. These parameters, although guaranteed, are tested in EDS (wafer test) process
- 3. These parameters, although guaranteed, are not 100% tested in production

# Comparison Between KA5x0165RN and FSDL312

| Function                     | KA5x0165RN     | FSDL312                               | FSDL312 Advantages                                                                                                                                                                                                                                                                        |
|------------------------------|----------------|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Soft-Start                   | not applicable | 15mS                                  | <ul> <li>Gradually increasing current limit<br/>during soft-start further reduces peak<br/>current and voltage component<br/>stresses</li> <li>Eliminates external components used<br/>for soft-start in most applications</li> <li>Reduces or eliminates output<br/>overshoot</li> </ul> |
| External Current Limit       | not applicable | Programmable of default current limit | <ul> <li>Smaller transformer</li> <li>Allows power limiting (constant overload power)</li> <li>Allows use of larger device for lower losses and higher efficiency.</li> </ul>                                                                                                             |
| Frequency Modulation         | not applicable | ±1.5KHz @50KHz                        | Reduced conducted EMI                                                                                                                                                                                                                                                                     |
| Burst Mode Operation         | not applicable | Yes-built into controller             | <ul><li>Improve light load efficiency</li><li>Reduces no-load consumption</li><li>Transformer audible noise reduction</li></ul>                                                                                                                                                           |
| Drain Creepage at<br>Package | 1,02mm         | 7.62mm                                | Greater immunity to arcing as a result<br>of build-up of dust, debris and other<br>contaminants                                                                                                                                                                                           |

## **Typical Performance Characteristics (Control Part)**

(These characteristic graphs are normalized at Ta = 25°C)





**Operating Frequency (Fosc)** 

Frequency Modulation (FMOD)





Maximum duty cycle (Dmax)

Operating supply current (lop)





Start Threshold Voltage (Vstart)

Stop Threshold Voltage (Vstop)

## **Typical Performance Characteristics** (Continued)





Feedback Source Current (Ifb)

Peak current limit (lover)





Start up Current (Istart)

J-FET Start up current (Istr)





**Burst peak current (Iburst)** 

**Over Voltage Protection (Vovp)** 

### **Functional Description**

**1. Startup**: In previous generations of Fairchild Power Switches (FPS<sup>TM</sup>) the Vstr pin had an external resistor to the DC input voltage line. In this generation the startup resistor is replaced by an internal high voltage current source and a switch that shuts off when 15mS goes by after the supply voltage, Vcc, gets above 12V. The source turns back on if Vcc drops below 8V.



Figure 4. High voltage current source

- 2. Feedback Control: The FSDL312 employs current mode control, shown in figure 5. An opto-coupler (such as the H11A817A) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the Rsense resistor plus an offset voltage makes it possible to control the switching duty cycle. When the reference pin voltage of the KA431 exceeds the internal reference voltage of 2.5V, the H11A817A LED current increases, thus pulling down the feedback voltage and reducing the duty cycle. This event typically happens when the input voltage is increased or the output load is decreased.
- **3. Leading edge blanking (LEB)**: At the instant the internal Sense FET is turned on, there usually exists a high current spike through the Sense FET, caused by the primary side capacitance and secondary side rectifier diode reverse recovery. Excessive voltage across the Rsense resistor would lead to incorrect feedback operation in the current mode PWM control. To counter this effect, the FPS<sup>TM</sup> employs a leading edge blanking (LEB) circuit. This circuit inhibits the PWM comparator for a short time (TLEB) after the Sense FET is turned on.



Figure 5. Pulse width modulation (PWM) circuit

- **4. Protection Circuit**: The FPS<sup>TM</sup> has several protective functions such as over load protection (OLP), over voltage protection (OVP), abnormal over current protection (AOCP), under voltage lock out (UVLO) and thermal shutdown (TSD). Because these protection circuits are fully integrated inside the IC without external components, the reliability is improved without increasing cost. Once the fault condition occurs, switching is terminated and the Sense FET remains off. This causes Vcc to fall. When Vcc reaches the UVLO stop voltage, 8V, the protection is reset and the internal high voltage current source charges the Vcc capacitor via the Vstr pin. When Vcc reaches the UVLO start voltage, 12V, the FPS<sup>TM</sup> resumes its normal operation. In this manner, the auto-restart can alternately enable and disable the switching of the power Sense FET until the fault condition is eliminated
- 4.1 Over Load Protection (OLP): Overload is defined as the load current exceeding a pre-set level due to an unexpected event. In this situation, the protection circuit should be activated in order to protect the SMPS. However, even when the SMPS is in the normal operation, the over load protection circuit can be activated during the load transition. In order to avoid this undesired operation, the over load protection circuit is designed to be activated after a specified time to determine whether it is a transient situation or an overload situation. In conjunction with the Ipk current limit pin (if used) the current mode feedback path would limit the current in the Sense FET when the maximum PWM duty cycle is attained. If the output consumes more than this maximum power, the output voltage (Vo) decreases below the set voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, thus increasing the feedback voltage (Vfb). If Vfb exceeds 3V, the feedback input diode is blocked and the 5uA Idelay current source starts to charge Cfb slowly up to Vcc. In this condition, Vfb continues increasing until it reaches 6V, when the switching operation is terminated as shown in figure 6. The delay time for shutdown is the time required to charge Cfb from 3V to 6V with 5uA.



Figure 6. Over load protection

**4.2 Thermal Shutdown (TSD)**: The Sense FET and the control IC are integrated, making it easier for the control IC to detect the temperature of the Sense FET. When the temperature exceeds approximately 140°C, thermal shutdown is activated.

#### 4.3 Abnormal Over Current Protection (AOCP):



Figure 7. AOCP Function & Block

Even though the FPS<sup>TM</sup> has OLP (Over Load Protection) and current mode PWM feedback, these are not enough to protect the FPS<sup>TM</sup> when a secondary side diode short or a transformer pin short occurs. In addition to start-up, soft-start is also activated at each restart attempt during autorestart and when restarting after latch mode is activated. The FPS<sup>TM</sup> has an internal AOCP (Abnormal Over Current Protection) circuit as shown in figure 7. When the gate turn-on signal is applied to the power Sense FET, the AOCP block is

enabled and monitors the current through the sensing resistor. The voltage across the resistor is then compared with a preset AOCP level. If the sensing resistor voltage is greater than the AOCP level, pulse by pulse AOCP is triggered regardless of uncontrollable LEB time. Here, pulse by pulse AOCP stops Sense FET within 350nS after it is activated.

4.4 Over Voltage Protection (OVP): In case of malfunction in the secondary side feedback circuit, or feedback loop open caused by a defect of solder, the current through the opto-coupler transistor becomes almost zero. Then, Vfb climbs up in a similar manner to the over load situation, forcing the preset maximum current to be supplied to the SMPS until the over load protection is activated. Because excess energy is provided to the output, the output voltage may exceed the rated voltage before the over load protection is activated, resulting in the breakdown of the devices in the secondary side. In order to prevent this situation, an over voltage protection (OVP) circuit is employed. In general, Vcc is proportional to the output voltage and the FPS<sup>TM</sup> uses Vcc instead of directly monitoring the output voltage. If VCC exceeds 19V, OVP circuit is activated resulting in termination of the switching operation. In order to avoid undesired activation of OVP during normal operation, Vcc should be properly designed to be below 19V.

**5. Soft Start**: The FPS<sup>TM</sup> has an internal soft start circuit that increases the feedback voltage together with the Sense FET current slowly after it starts up. The typical soft start time is 15msec, as shown in figure 8, where progressive increments of Sense FET current are allowed during the start-up phase. The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is progressively increased with the intention of smoothly establishing the required output voltage. It also helps to prevent transformer saturation and reduce the stress on the secondary diode.





Figure 8. Soft Start Function

**6. Burst operation :** In order to minimize power dissipation in standby mode, the FPS<sup>TM</sup> enters burst mode operation.



Figure 9. Circuit for Burst operation

As the load decreases, the feedback voltage decreases. As shown in figure 10, the device automatically enters burst mode when the feedback voltage drops below VBURH(500mV). Switching still continues but the current limit is set to a fixed limit internally to minimize flux density in the transformer. The fixed current limit is larger than that defined by Vfb = VBURH and therefore, Vfb is driven down further. Switching continues until the feedback voltage drops below VBURL(300mV). At this point switching stops and the output voltages start to drop at a rate dependent on the standby current load. This causes the feedback voltage to rise. Once it passes VBURH(500mV) switching resumes. The feedback voltage then falls and the process repeats. Burst mode operation alternately enables and disables switching of the power Sense FET thereby reducing switching loss in Standby mode.



Figure 10. Circuit for Burst Operation

7. Frequency Modulation: EMI reduction can be accomplished by modulating the switching frequency of a switched power supply. Frequency modulation can reduce EMI by spreading the energy over a wider frequency range than the band width measured by the EMI test equipment. The amount of EMI reduction is directly related to the depth of the reference frequency. As can be seen in Figure 11, the frequency changes from 65KHz to 69KHz in 4mS for the FSDM0265RN. Frequency modulation allows the use of a cost effective inductor instead of an AC input mode choke to satisfy the requirements of world wide EMI limits.



Figure 11. Frequency Modulation Waveform



Figure 12. KA5-series FPS<sup>TM</sup> Full Range EMI scan(67KHz, no Frequency Modulation) with DVD Player SET



Figure 13. FSDX-series FPS<sup>TM</sup> Full Range EMI Scan (67KHz, with Frequency Modulation) with DVD Player SET

**8.** Adjusting Current limit function: As shown in fig 14, a combined  $2.8 \mathrm{K}\Omega$  internal resistance is connected into the non-inverting lead on the PWM comparator. A external resistance of Y on the current limit pin forms a parallel resistance with the  $2.8 \mathrm{K}\Omega$  when the internal diodes are biased by the main current source of 900uA.



Figure 14. Peak current adjustment

For example, FSDx0265RN has a typical Sense FET current limit (IOVER) of 2.15A. The Sense FET current can be limited to 1A by inserting a  $2.8k\Omega$  between the current limit pin and ground which is derived from the following equations:

$$2.15: 1 = 2.8K\Omega : XK\Omega$$

$$X = 1.3K\Omega$$

Since X represents the resistance of the parallel network, Y can be calculated using the following equation:

$$Y = X / (1 - (X/2.8K\Omega))$$

## **Layout Considerations**



Figure 15. Layout Considerations for FSDL312 using 8DIP

# **Package Dimensions**

# 8-DIP







### **Ordering Information**

| Product Number Package |               | Marking Code BVDSS |      | Fosc  | RDS(on) |  |
|------------------------|---------------|--------------------|------|-------|---------|--|
| FSDL312                | FSDL312 8-DIP |                    | 650V | 50KHz | 8.0Ω    |  |

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com