

August 2001 Revised December 2001

## FIN1032

# 3.3V LVDS 4-Bit High Speed Differential Receiver

## **General Description**

This quad receiver is designed for high speed interconnect utilizing Low Voltage Differential Signaling (LVDS) technology. The receiver translates LVDS levels, with a typical differential input threshold of 100mV, to LVTTL signal levels. LVDS provides low EMI at ultra low power dissipation even at high frequencies. This device is ideal for high speed transfer of clock and data.

The FIN1032 can be paired with its companion driver, the FIN1031, or any other Fairchild LVDS driver.

### **Features**

- Greater than 400Mbs data rate
- 3.3V power supply operation
- 0.4ns maximum differential pulse skew
- 2.5ns maximum propagation delay
- Low power dissipation
- Power OFF protection
- Fail safe protection for open-circuit, shorted and terminated conditions
- Meets or exceeds the TIA/EIA-644 LVDS standard
- Pin compatible with equivalent RS-422 and LVPECL devices
- 16-Lead SOIC and TSSOP packages save space

## **Ordering Code:**

| Order Number | Package Number | Package Description                                                          |  |  |
|--------------|----------------|------------------------------------------------------------------------------|--|--|
| FIN1032M     | M16A           | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow |  |  |
| FIN1032MTC   | MTC16          | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

## **Function Table**

|    | Inputs |                     |                  |                  |
|----|--------|---------------------|------------------|------------------|
| EN | EN     | R <sub>IN+</sub>    | R <sub>OUT</sub> | R <sub>OUT</sub> |
| Н  | Х      | Н                   | L                | Н                |
| Н  | Х      | L                   | Н                | L                |
| Н  | Х      | Fail Safe Condition |                  | Н                |
| Х  | L      | Н                   | L                | Н                |
| Х  | L      | L                   | Н                | L                |
| Х  | L      | Fail Safe Condition |                  | Н                |
| L  | Н      | X                   |                  | Z                |

H = HIGH Logic Level L = LOW I Z = High Impedance Fail Safe =

## **Connection Diagram**



### **Pin Descriptions**

| Pin Name                                                                      | Description                 |
|-------------------------------------------------------------------------------|-----------------------------|
| R <sub>OUT1</sub> , R <sub>OUT2</sub> , R <sub>OUT3</sub> , R <sub>OUT4</sub> | LVTTL Data Outputs          |
| R <sub>IN1+</sub> , R <sub>IN2+</sub> , R <sub>IN3+</sub> , R <sub>IN4+</sub> | Non-Inverting LVDS Inputs   |
| $R_{IN1-}, R_{IN2-}, R_{IN3-}, R_{IN4-}$                                      | Inverting LVDS Inputs       |
| EN                                                                            | Driver Enable Pin           |
| EN                                                                            | Inverting Driver Enable Pin |
| V <sub>CC</sub>                                                               | Power Supply                |
| GND                                                                           | Ground                      |

© 2001 Fairchild Semiconductor Corporation

DS500508

www.fairchildsemi.com

L = LOW Logic Level X = Don't Care
Fail Safe = Open, Shorted, Terminated

## **Absolute Maximum Ratings**(Note 1)

#### -0.5V to +4.6 V Supply Voltage (V<sub>CC</sub>) DC Input Voltage (V<sub>IN</sub>) -0.5V to +4.6~V

DC Input Voltage (V<sub>OUT</sub>) -0.5V to 6 V DC Output Current (I<sub>O</sub>) 16 mA

Storage Temperature Range ( $T_{STG}$ )  $-65^{\circ}C$  to  $+150^{\circ}C$ Max Junction Temperature (T<sub>J</sub>) 150°C

Lead Temperature (T<sub>L</sub>)

260°C (Soldering, 10 seconds) ESD (Human Body Model) ≥ 10,000 V ESD (Machine Model) ≥ 500 V

## **Recommended Operating Conditions**

Supply Voltage (V<sub>CC</sub>) 3.0 V to 3.6 V

Magnitude of Differential Voltage

100 mV to  $V_{\mbox{\footnotesize CC}}$ Common-Mode Input Voltage (V<sub>IC</sub>) 0.05 V to 2.35V 0 to  $V_{\mbox{\footnotesize CC}}$ Input Voltage (V<sub>IN</sub>)

Operating Temperature (T<sub>A</sub>)

-40°C to +85°C Note 1: The "Absolute Maximum Ratings": are those values beyond which

damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature and output/input loading variables. Fairchild does not recommend operation of circuits outside databook specification.

### **DC Electrical Characteristics**

Over supply voltage and operating temperature ranges, unless otherwise specified

| Symbol              | Parameter                         | Test Conditions                                                       | Min                  | Typ<br>(Note 2) | Max             | Units |
|---------------------|-----------------------------------|-----------------------------------------------------------------------|----------------------|-----------------|-----------------|-------|
| $V_{TH}$            | Differential Input Threshold HIGH | See Figure 1 and Table 1                                              |                      |                 | 100             | mV    |
| $V_{TL}$            | Differential Input Threshold LOW  | See Figure 1 and Table 1                                              | -100                 |                 |                 | mV    |
| I <sub>IN</sub>     | Input Current                     | V <sub>IN</sub> = 0V or V <sub>CC</sub>                               |                      |                 | ±20             | μΑ    |
| I <sub>I(OFF)</sub> | Power-OFF Input Current           | V <sub>CC</sub> = 0V, V <sub>IN</sub> = 0V or 3.6V                    |                      |                 | ±20             | μΑ    |
| V <sub>IH</sub>     | Input High Voltage (EN or EN)     |                                                                       | 2.0                  |                 | V <sub>CC</sub> | V     |
| V <sub>IL</sub>     | Input Low Voltage (EN or EN)      |                                                                       | GND                  |                 | 0.8             | V     |
| V <sub>OH</sub>     | Output HIGH Voltage               | $I_{OH} = -100 \mu\text{A}$                                           | V <sub>CC</sub> -0.2 |                 |                 | V     |
|                     |                                   | $I_{OH} = -8 \text{ mA}$                                              | 2.4                  |                 |                 | v     |
| V <sub>OL</sub>     | Output LOW Voltage                | $I_{OH} = 100 \mu A$                                                  |                      |                 | 0.2             | V     |
|                     |                                   | $I_{OL} = 8 \text{ mA}$                                               |                      |                 | 0.5             | v     |
| V <sub>IK</sub>     | Input Clamp Voltage               | I <sub>IK</sub> = -18 mA                                              | -1.5                 |                 |                 | V     |
| l <sub>oz</sub>     | Disabled Output Leakage Current   | $EN = 0.8$ and $\overline{EN} = 2V$ , $V_{OUT} = 3.6V$ or $0V$        |                      |                 | ±20             | μΑ    |
| Ios                 | Output Short Circuit Test         | Receiver Enabled, V <sub>OUT</sub> = 0V                               | -15                  |                 | -100            | mA    |
|                     |                                   | (one output shorted at a time)                                        | -13                  |                 | -100            | IIIA  |
| I <sub>CCZ</sub>    | Disabled Power Supply Current     | Receiver Disabled                                                     |                      |                 | 5               | mA    |
| I <sub>CC</sub>     | Power Supply Current              | Receiver Enabled, (R <sub>IN+</sub> = 1V and R <sub>IN-</sub> = 1.4V) |                      |                 | 15              | mA    |
|                     |                                   | or ( $R_{IN+} = 1.4V$ and $R_{IN-} = 1V$ )                            |                      |                 | 13              | ША    |
| I <sub>PU/PD</sub>  | Output Power Up/Power Down        | V <sub>CC</sub> = 0V to 1.5V                                          |                      |                 | ±20             | μΑ    |
|                     | High Z Leakage Current            |                                                                       |                      |                 |                 |       |
| C <sub>IN</sub>     | Input Capacitance                 |                                                                       |                      | 3.5             |                 | pF    |
| C <sub>OUT</sub>    | Output Capacitance                |                                                                       |                      | 6               |                 | pF    |

Note 2: All typical values are at  $T_A = 25$ °C and with  $V_{CC} = 3.3V$ .

## **AC Electrical Characteristics**

Over supply voltage and operating temperature ranges, unless otherwise specified

| Symbol              | Parameter                                       | Test Conditions                                   | Min | Тур      | Max | Units   |
|---------------------|-------------------------------------------------|---------------------------------------------------|-----|----------|-----|---------|
| Symbol              |                                                 |                                                   |     | (Note 3) |     |         |
| t <sub>PLH</sub>    | Propagation Delay LOW-to-HIGH                   |                                                   | 1.0 |          | 2.5 | ns      |
| t <sub>PHL</sub>    | Propagation Delay HIGH-to-LOW                   |                                                   | 1.0 |          | 2.5 | ns      |
| t <sub>TLH</sub>    | Output Rise Time (20% to 80%)                   | $ V_{ID}  = 400 \text{ mV}, C_L = 10 \text{ pF},$ |     | 0.7      | 1.2 | ns      |
| t <sub>THL</sub>    | Output Fall Time (80% to 20%)                   | $R_L = 1k\Omega$                                  |     | 0.7      | 1.2 | ns      |
| t <sub>SK(P)</sub>  | Pulse Skew  t <sub>PLH</sub> - t <sub>PHL</sub> | See Figure 1 and Figure 2                         |     |          | 0.4 | ns      |
| t <sub>SK(LH)</sub> | Channel-to-Channel Skew                         | ]                                                 |     |          | 0.3 | ns      |
| t <sub>SK(HL)</sub> | (Note 4)                                        |                                                   |     |          | 0.3 | 115     |
| t <sub>SK(PP)</sub> | Part-to-Part Skew (Note 5)                      |                                                   |     |          | 1.0 | ns      |
| f <sub>MAX</sub>    | Maximum Operating Frequency                     | $R_L = 1k\Omega$ , $C_L = 10 pF$ ,                | 200 | 325      |     | MHz     |
|                     | (Note 6)                                        | see Figure 1 and Figure 2                         | 200 | 323      |     | IVII IZ |
| t <sub>ZH</sub>     | LVTTL Output Enable Time from Z to HIGH         |                                                   |     |          | 5.0 | ns      |
| t <sub>ZL</sub>     | LVTTL Output Enable Time from Z to LOW          | $R_L = 1k\Omega$ , $C_L = 10 pF$ ,                |     |          | 5.0 | ns      |
| t <sub>HZ</sub>     | LVTTL Output Disable Time from HIGH to Z        | See Figure 3 and Figure 4                         |     |          | 5.0 | ns      |
| t <sub>LZ</sub>     | LVTTL Output Disable Time from LOW to Z         | 1                                                 |     |          | 5.0 | ns      |

Note 3: All typical values are at  $T_A = 25$  °C and with  $V_{CC} = 3.3$ V.

Note 4:  $t_{SK(LH)}$ ,  $t_{SK(HL)}$  is the skew between specified outputs of a single device when the outputs have identical loads and are switching in the same direction.

Note 5:  $t_{SK(PP)}$  is the magnitude of the difference in propagation delay times between any specified terminals of two devices switching in the same direction (either LOW-to-HIGH or HIGH-to-LOW) when both devices operate with the same supply voltage, same temperature, and have identical test circuits.

Note 6:  $f_{MAX}$  Criteria: Input  $t_R = t_F < 1$  ns,  $V_{ID} = 300$  mV, (1.05V to 1.35V pp), 50% duty cycle; Output duty cycle 40% to 60%,  $V_{OL} < 0.5V$ ,  $V_{OH} > 2.4V$ . All channels switching in phase.



Note A: All input pulses have frequency = 10MHz,  $t_R$  or  $t_F$  = 1ns

Note B:  $C_L$  includes all probe and jig capacitances

FIGURE 1. Differential Receiver Voltage Definitions and Propagation Delay and Transition Time Test Circuit

TABLE 1. Receiver Minimum and Maximum Input Threshold Test Voltages

| Applied \       | /oltages (V)    | Resulting Differential Input<br>Voltage (mA) | Resulting Common Mode Input<br>Voltage (V) |  |  |
|-----------------|-----------------|----------------------------------------------|--------------------------------------------|--|--|
| V <sub>IA</sub> | V <sub>IB</sub> | V <sub>ID</sub>                              | V <sub>IC</sub>                            |  |  |
| 1.25            | 1.15            | 100                                          | 1.2                                        |  |  |
| 1.15            | 1.25            | -100                                         | 1.2                                        |  |  |
| 2.4             | 2.3             | 100                                          | 2.35                                       |  |  |
| 2.3             | 2.4             | -100                                         | 2.35                                       |  |  |
| 0.1             | 0               | 100                                          | 0.05                                       |  |  |
| 0               | 0.1             | -100                                         | 0.05                                       |  |  |
| 1.5             | 0.9             | 600                                          | 1.2                                        |  |  |
| 0.9             | 1.5             | -600                                         | 1.2                                        |  |  |
| 2.4             | 1.8             | 600                                          | 2.1                                        |  |  |
| 1.8             | 2.4             | -600                                         | 2.1                                        |  |  |
| 0.6             | 0               | 600                                          | 0.3                                        |  |  |
| 0               | 0.6             | -600                                         | 0.3                                        |  |  |

www.fairchildsemi.com



FIGURE 2. LVDS Input to LVTTL Output AC Waveforms

### Test Circuit for LVTTL Outputs



FIGURE 3. AC Loading Circuit for LVTTL Outputs

### Voltage Waveforms Enable and Disable Times



Note A:  $C_L$  includes probes and jig capacitance

 $\textbf{Note B:} \ \text{All LVTTL input pulses have the following characteristics: Frequency} = 10 \ \text{MHz} \ t_R \ \text{or} \ t_F \leq 2 \ \text{ns}$ 

FIGURE 4. LVTTL Outputs Test Circuit and AC Waveforms





16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A

5



16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16

Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

www.fairchildsemi.com

www.fairchildsemi.com

ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative