Figure 1. PTIC Functional Block Diagram (Top View) **Table 1. SIGNAL DESCRIPTIONS** | Ball / Pad Number | Pin Name | Description | | |-------------------|-----------|-----------------|--| | A2 | DC Bias 1 | DC Bias Voltage | | | В3 | RF1 | RF Input | | | B1 | RF2 | RF Output | | ## **TYPICAL SPECIFICATIONS** ## Representative Performance Data at 25°C **Table 2. PERFORMANCE DATA** | Parameter | Min | Тур | Max | Units | |------------------------------------------------------------|-------|-------|-------|-------| | Operating Bias Voltage | 1.0 | | 24 | V | | Capacitance (V <sub>bias</sub> = 2 V) | 7.462 | 8.200 | 8.938 | pF | | Capacitance (V <sub>bias</sub> = 24 V) | 1.605 | 1.763 | 1.922 | pF | | Capacitance Accuracy (V <sub>bias</sub> = 2–24 V) | | 9 | | % | | Tuning Range (1 V - 24 V) | 4.80 | 5.25 | 6.00 | | | Tuning Range (2 V - 24 V) | 4.20 | 4.65 | 5.30 | | | Leakage Current (V <sub>bias</sub> = 24 V) | | | 0.1 | μΑ | | Operating Frequency | 700 | | 2700 | MHz | | Quality Factor @ 700 MHz, 2 V <sup>[5]</sup> | 65 | 70 | | | | Quality Factor @ 700 MHz, 24 V <sup>[5]</sup> | 70 | 80 | | | | Quality Factor @ 2.4 GHz, 2 V <sup>[5]</sup> | 40 | 45 | | | | Quality Factor @ 2.4 GHz, 24 V [5] | 50 | 60 | | | | Quality Factor @ 2.7 GHz, 2 V <sup>[5]</sup> | 30 | 35 | | | | Quality Factor @ 2.7 GHz, 10 V <sup>[5]</sup> | 30 | 35 | | | | Quality Factor @ 2.7 GHz, 24 V <sup>[5]</sup> | 30 | 35 | | | | IP3 $(V_{bias} = 2 V)$ [1,3,5] | 68 | 70 | | dB | | IP3 $(V_{bias} = 24 \text{ V})^{[1,3,5]}$ | 83 | 85 | | dB | | 2nd Harmonic (V <sub>bias</sub> = 2 V) [2,3,5] | | -65 | -57 | dBm | | 2nd Harmonic (V <sub>bias</sub> = 24 V) <sup>[2,3,5]</sup> | | -75 | -67 | dBm | | 3rd Harmonic (V <sub>bias</sub> = 2 V) [2,3,5] | | -40 | -35 | dBm | | 3rd Harmonic (V <sub>bias</sub> = 24 V) <sup>[2,3,5]</sup> | | -70 | -65 | dBm | | Transition Time (Cmin → Cmax) [4] | | 66 | 72 | μs | | Transition Time (Cmax → Cmin) [4] | | 48 | 53 | μS | f<sub>1</sub> = 850 MHz, f<sub>2</sub> = 860 MHz, Pin 25 dBm/Tone 850 MHz, Pin +34 dBm Harmonics are measured in the series configuration in a 50 Ω environment. IP3 is measured in the shunt configuration in a 50 Ω environment. RF<sub>IN</sub> and RF<sub>OUT</sub> must be connected to DC ground using the PTIC Control IC Turbo Mode. Sample testing only. Average Transition Time for all start and stop voltage combinations between 2 V and 24 V is 50 μs. ## Representative performance data at 25°C for 8.2 pF WLCSP Package Figure 2. Capacitance Figure 3. Harmonic Power\* Figure 4. IP3\* Figure 5. Q\* **Table 3. ABSOLUTE MAXIMUM RATINGS** | Parameter | Rating | Units | |-----------------------------|--------------------------------------|-------| | Input Power | +40 | dBm | | Bias Voltage | +30 (Note 6) | V | | Operating Temperature Range | -30 to +85 | °C | | Storage Temperature Range | -55 to +125 | °C | | ESD – Human Body Model | Class 1B JEDEC HBM Standard (Note 7) | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. - 6. WLCSP: Recommended Bias Voltage not to exceed 24 V. - 7. Class 1B defined as passing 500 V, but may fail after exposure to 1000 V ESD pulse. <sup>\*</sup>Data shown is representative only. #### ASSEMBLY CONSIDERATIONS AND REFLOW PROFILE The following assembly considerations should be observed: #### Cleanliness These chips should be handled in a clean environment. #### **Electro-static Sensitivity** ON Semiconductor's PTICs are ESD Class 1B sensitive. The proper ESD handling procedures should be used. ## Mounting The WLCSP PTIC is fabricated for Flip Chip solder mounting. Connectivity to the RF and Bias terminations on the PTIC die is established through SAC305 solder balls with 90 $\mu$ m nominal height (65 $\mu$ m to 115 $\mu$ m height variation). The PTIC die is RoHS-compliant and compatible with lead-free soldering profile. #### Molding The PTIC die is compatible for over-molding or under-fill. This reflow profile is a guideline for Pb-free solder materials. Adjustments to this profile are necessary based on specific process requirements and board size, thickness and density. Not to exceed 260° C for 5 seconds. Figure 6. Reflow Profile ## ORIENTATION OF THE PTIC FOR OPTIMUM LOSSES When configuring the PTIC in your specific circuit design, at least one of the RF terminals must be connected to DC ground. If minimum transition times are required, DC ground on both RF terminals is recommended. To minimize losses, the PTIC should be oriented such that RF2 is at the lower RF impedance of the two RF nodes. A shunt PTIC, for example, should have RF2 connected to RF ground. Figure 7. PTIC Orientation Functional Block Diagram ## PART NUMBER DEFINITION **Table 4. PART NUMBERS** | | Capacitance | | Marking | | | |---------------|-------------|-------|----------------------|------|--------------| | Part Number | 2 V | 24 V | Device ID Trace Code | | Package* | | TCP-5082UA-DT | 8.20 | 1.763 | К | YW** | 3-bump WLCSP | <sup>\*</sup>See PTIC package dimensions on following page. \*\*Refer to table below (Table 5) for YW trace code. For information on device numbering and ordering codes, please download the Device Nomenclature technical note (TND310/D) from www.onsemi.com. Table 5. Two Digits Year and Work Week Date coding (YW) - In Process Product / Traceability Date Code Marking | Code | Term | Definition | | | | | | | | | |------|-----------------------|-----------------------------------------------------------|---------------------|----------------------|------|---------------------|----------------------|------|---------------------|----------------------| | YW | Year and<br>Work Week | Two-character Alpha Code. Example: 2005, workweek 10 = GJ | | | | | | | | | | | | YEAR | WORK<br>WEEK | CODE | YEAR | WORK<br>WEEK | CODE | YEAR | WORK<br>WEEK | CODE | | | | 2003 | 1<br>26<br>27<br>52 | CA<br>CZ<br>DA<br>DZ | 2004 | 1<br>26<br>27<br>52 | EA<br>EZ<br>FA<br>FZ | 2005 | 1<br>26<br>27<br>52 | GA<br>GZ<br>HA<br>HZ | | | | 2006 | 1<br>26<br>27<br>52 | IA<br>IZ<br>JA<br>JZ | 2007 | 1<br>26<br>27<br>52 | KA<br>KZ<br>LA<br>LZ | 2008 | 1<br>26<br>27<br>52 | MA<br>MZ<br>NA<br>NZ | | | | 2009 | 1<br>26<br>27<br>52 | PA<br>PZ<br>RA<br>RZ | 2010 | 1<br>26<br>27<br>52 | SA<br>SZ<br>TA<br>TZ | 2011 | 1<br>26<br>27<br>52 | UA<br>UZ<br>VA<br>VZ | | | | 2012 | 1<br>26<br>27<br>52 | WA<br>WZ<br>XA<br>XZ | 2013 | 1<br>26<br>27<br>52 | YA<br>YZ<br>ZA<br>ZZ | 2014 | 1<br>26<br>27<br>52 | AA<br>AZ<br>BA<br>BZ | | | | 2015 | 1<br>26<br>27<br>52 | CA<br>CZ<br>DA<br>DZ | 2016 | 1<br>26<br>27<br>52 | EA<br>EZ<br>FA<br>FZ | 2017 | 1<br>26<br>27<br>52 | GA<br>GZ<br>HA<br>HZ | For dates outside of the table: the first character of the code is incremented at the start of workweek 01 and workweek 27 each year. The second character begins with "A" in workweek 01 of each year and increments weekly. "A" follows "Z" to make the code continuous. #### PACKAGE DIMENSIONS # WLCSP3, 0.94x0.772 CASE 567PE **ISSUE B** #### NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994 - T 14.3M, 1934. CONTROLLING DIMENSION: MILLIMETERS. DATUM C, THE SEATING PLANE, IS DEFINED BY THE SPHERICAL CROWNS OF THE CONTACTS. COPLANARITY APPLIES TO SPHERICAL CROWNS - OF SOLDER BALLS. - DIMENSIONS b AND b1 ARE MEASURED AT THE MAXIMUM CONTACT DIAMETER PARALLEL TO DA-TUM C. POSITIONAL TOLERANCE APPLIES TO ALL THREE CONTACTS IN BOTH THE X AND Y AXIS. - BACKSIDE TAPE APPLIED TO IMPROVE PIN 1 | | MILLIMETERS | | | | | | | |-----|-------------------|-----------|-------|--|--|--|--| | DIM | MIN NOM MAX | | | | | | | | Α | 0.295 | 0.335 | 0.375 | | | | | | A1 | 0.065 | 0.090 | 0.115 | | | | | | A2 | | ).260 REF | | | | | | | A3 | 0.025 REF | | | | | | | | b | 0.275 0.300 0.325 | | | | | | | | b1 | 0.075 0.100 0.125 | | | | | | | | D | 0.890 0.940 0.990 | | | | | | | | E | 0.722 0.772 0.822 | | | | | | | | е | 0.55 BSC | | | | | | | | e2 | 0.35 BSC | | | | | | | | е3 | 0.074 BSC | | | | | | | \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### ParaScan is a trademark of Paratek Microwave, Inc. ON Semiconductor and ware trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ## **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative TCP-5082UA/D 0