### **Ordering Information**

| Part Number  | Input | Version          | Junction Temperature Range | Package              |
|--------------|-------|------------------|----------------------------|----------------------|
| MIC4607-1YML | TTL   | Dual Inputs      | -40°C to +125°C            | 28-Pin 4mm × 5mm QFN |
| MIC4607-2YML | TTL   | Single PWM Input | -40°C to +125°C            | 28-Pin 4mm × 5mm QFN |
| MIC4607-1YTS | TTL   | Dual Inputs      | –40°C to +125°C            | 28-Pin TSSOP         |
| MIC4607-2YTS | TTL   | Single PWM Input | -40°C to +125°C            | 28-Pin TSSOP         |

## **Pin Configurations**





BLO 13

ILIM- 14

16 ILIM+

15 VSS

## **Pin Description**

| Pin Number | Pin Number | Pin Name |                                                                                                                                    |                                                                                                                                                                                                                          |  |  |
|------------|------------|----------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| QFN        | TSSOP      | "-1"     | " <b>-2</b> "                                                                                                                      | Pin Function                                                                                                                                                                                                             |  |  |
| 1          | 5          | BHI      | BPWM                                                                                                                               | High-side input (-1) or PWM input (-2) for Phase B.                                                                                                                                                                      |  |  |
| 2          | 6          | ALI      | NC                                                                                                                                 | Low-side input (-1) or no connect (-2) for Phase A.                                                                                                                                                                      |  |  |
| 3          | 7          | AHI      | APWM                                                                                                                               | High-side input (-1) or PWM input (-2) for Phase A.                                                                                                                                                                      |  |  |
| 4          | 8          |          | EN Active high enable input. High input enables all outputs and initial operation. Low input shuts down device into a low LQ mode. |                                                                                                                                                                                                                          |  |  |
| 5          | 9          | I        | =LT/                                                                                                                               | Open Drain. FLT/ pin goes low when outputs are latched off due to an overcurrent event. Must be pulled-up to an external voltage with a resistor.                                                                        |  |  |
| 6          | 10         | I        | ЗНВ                                                                                                                                | Phase B High-Side Bootstrap Supply. An external bootstrap capacitor is required. Connect the bootstrap capacitor across this pin and BHS. An on-<br>board bootstrap diode is connected from VDD to BHB.                  |  |  |
| 7          | 11         | E        | зно                                                                                                                                | Phase B High-Side Drive Output. Connect to the gate of the external high-side power MOSFET.                                                                                                                              |  |  |
| 8          | 12         | I        | 3HS                                                                                                                                | Phase B High-Side Driver Return. Connect to the bootstrap capacitor and to a resistor that connect to the source of the external MOSFET. See the <i>Applications</i> section for additional information on the resistor. |  |  |
| 9          | 13         | BLO      |                                                                                                                                    | Phase B Low-Side Drive Output. Connect to the gate of the low-side power MOSFET gate.                                                                                                                                    |  |  |
| 10         |            | NC       |                                                                                                                                    | No Connect.                                                                                                                                                                                                              |  |  |
| 11         | 14         | ILIM-    |                                                                                                                                    | Differential Current-Limit Input. Connect to most negative end of the external current-sense resistor.                                                                                                                   |  |  |
| 12         | 15         | VSS      |                                                                                                                                    | Power Ground for Phase A and Phase B.                                                                                                                                                                                    |  |  |
| 13         | 16         | ILIM+    |                                                                                                                                    | Differential Current-Limit Input. Connect to most positive end of the external current-sense resistor.                                                                                                                   |  |  |
| 14         | 17         | ALO      |                                                                                                                                    | Phase A Low-Side Drive Output. Connect to the gate of the low-side power MOSFET gate.                                                                                                                                    |  |  |
| 15         | 18         | ,        | AHS                                                                                                                                | Phase C High-Side Driver Return. Connect to the bootstrap capacitor and to a resistor that connect to the source of the external MOSFET. See the <i>Applications</i> section for additional information on the resistor. |  |  |
| 16         | 19         | AHO      |                                                                                                                                    | Phase A High Side Drive Output. Connect to the gate of the external high-side power MOSFET.                                                                                                                              |  |  |
| 17         | 20         | АНВ      |                                                                                                                                    | Phase A High-Side Bootstrap Supply. An external bootstrap capacitor is required. Connect the bootstrap capacitor across this pin and AHS. An on-<br>board bootstrap diode is connected from VDD to AHB.                  |  |  |
| 18         | 21         | VDD      |                                                                                                                                    | Input Supply for Gate Drivers and Internal Logic/Control Circuitry. Decouple this pin to VSS with a minimum $2.2\mu$ F ceramic capacitor.                                                                                |  |  |
| 19         | 22         | DLY      |                                                                                                                                    | Fault Delay. Connect an external capacitor from this pin to ground to increase the current-limit reset delay. Leave open for minimum delay. Do not externally drive this pin.                                            |  |  |
| 20         | 23         | ,        | VSS                                                                                                                                | Phase C Power and Control Circuitry Ground.                                                                                                                                                                              |  |  |
| 21         | 24         | (        | CLO                                                                                                                                | Phase C Low-Side Drive Output. Connect to the gate of the low-side power MOSFET gate.                                                                                                                                    |  |  |

# **Pin Description (Continued)**

| Pin Number | Pin Number | Pin Name |      | Dia Gunatian                                                                                                                                                                                                             |
|------------|------------|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QFN        | TSSOP      | "-1"     | "-2" | Pin Function                                                                                                                                                                                                             |
| 22         | 25         | CHS      |      | Phase C High-Side Driver Return. Connect to the bootstrap capacitor and to a resistor that connect to the source of the external MOSFET. See the <i>Applications</i> section for additional information on the resistor. |
| 23         | 26         | СНО      |      | Phase C High-Side Drive Output. Connect to the gate of the external high-side power MOSFET.                                                                                                                              |
| 24         | 27         | СНВ      |      | Phase C High-Side Bootstrap Supply. An external bootstrap capacitor is required. Connect the bootstrap capacitor across this pin and CHS. An on-<br>board bootstrap diode is connected from VDD to CHB.                  |
| 25         | 28         | ١        | NC   | No Connect.                                                                                                                                                                                                              |
|            | 1          | ١        | NC   | No Connect.                                                                                                                                                                                                              |
| 26         | 2          | CLI      | NC   | Low-Side Input (-1) or No Connect (-2) for Phase C.                                                                                                                                                                      |
| 27         | 3          | CHI      | CPWM | High-Side Input (-1) or PWM Input (-2) for Phase C.                                                                                                                                                                      |
| 28         | 4          | BLI      | NC   | Low-Side Input (-1) or No Connect (-2) for Phase B.                                                                                                                                                                      |
| EP         |            | el       | Pad  | Exposed Heatsink Pad: Connect to GND for best thermal performance.                                                                                                                                                       |

# Absolute Maximum Ratings<sup>(1, 2)</sup>

| Supply Voltage ( $V_{DD}$ , $V_{xHB} - V_{xHS}$ ) $-0.3V$ to 18V   Input Voltages ( $V_{xLI}$ , $V_{xHI}$ , $V_{xPWM}$ , $V_{EN}$ ) $-0.3V$ to $V_{DD}$ + 0.3V   FLT/ Pin $-0.3V$ to $V_{DD}$ + 0.3V   DLY Pin $-0.3V$ to 18V   Voltage on xLO ( $V_{xLO}$ ) $-0.3V$ to $V_{DD}$ + 0.3V   Voltage on xHO ( $V_{xHO}$ ) $-0.3V$ to $V_{DD}$ + 0.3V   Voltage on xHO ( $V_{xHO}$ ) $-0.3V$ to $V_{HB}$ + 0.3V   Voltage on xHS (Continuous) $-1V$ to 90V   Voltage on xHB $108V$ ILIM+ $-0.3V$ to +5V   ILIM- $-0.3V$ to +2V   Average Current in VDD to HB Diode $100mA$ | 7<br>7<br>7<br>7<br>7<br>7 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| Lead Temperature (soldering, 10s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                            |
| Storage Temperature $(T_s)$ 60°C to +150°C ESD Rating <sup>(4)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                            |
| HBM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ,                          |
| MM200V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                            |
| CDM200V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                            |

# Operating Ratings<sup>(2, 3)</sup>

| Supply Voltage ( $V_{DD}$ ) [decreasing $V_{DD}$ ]                                                                                                                                                                                                   |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Voltage on xHB $V_{HS}$ + 5.5V to $V_{HS}$ + 16V<br>and/or $V_{DD}$ – 1V to $V_{DD}$ + 85V<br>Ambient Temperature (T <sub>A</sub> )40°C to +125°C<br>Junction Temperature (T <sub>J</sub> )40°C to +125°C<br>Junction Thermal Resistance             |
| $\begin{array}{l} 4 mm \times 5 mm \; QFN-28L \; (\theta_{JA}) 43^{\circ} C/W \\ 4 mm \times 5 mm \; QFN-28L \; (\theta_{JC}) 3.4^{\circ} C/W \\ TSSOP-28L \; (\theta_{JA}) 70^{\circ} C/W \\ TSSOP-28L \; (\theta_{JC}) 20^{\circ} C/W \end{array}$ |

## Electrical Characteristics<sup>(2, 5)</sup>

 $V_{DD} = V_{xHB} = 12V$ ;  $V_{EN} = 5V$ ;  $V_{SS} = V_{HS} = 0V$ ; No load on xLO or xHO;  $T_A = 25^{\circ}C$ ; unless noted. Bold values indicate  $-40^{\circ}C < T_J < +125^{\circ}C$ .

| Symbol            | Parameter                                 | Condition <sup>(2)</sup>                       | Min. | Тур. | Max. | Units |
|-------------------|-------------------------------------------|------------------------------------------------|------|------|------|-------|
| Supply C          | urrent                                    |                                                | •    |      |      |       |
| I <sub>DD</sub>   | V <sub>DD</sub> Quiescent Current         | xLI = xHI = 0V                                 |      | 390  | 750  | μA    |
| I <sub>DDSH</sub> | V <sub>DD</sub> Shutdown Current          | xLI = xHI = 0V;<br>EN = 0V with HS = floating  |      |      | 10   | μA    |
|                   |                                           | xLI = xHI = 0V; $EN = 0V$ ; $HS = 0V$          |      | 58   | 150  | •     |
| I <sub>DDO</sub>  | V <sub>DD</sub> Operating Current         | f = 20kHz                                      |      | 0.6  | 1.5  | mA    |
| I <sub>HB</sub>   | Per Channel xHB Quiescent<br>Current      | xLI = xHI = 0V  or  xLI = 0V<br>and $xHI = 5V$ |      | 20   | 75   | μA    |
| I <sub>HBO</sub>  | Per Channel xHB Operating<br>Current      | f = 20kHz                                      |      | 30   | 400  | μA    |
| I <sub>HBS</sub>  | xHB to V <sub>SS</sub> Current, Quiescent | $V_{xHS} = V_{xHB} = 90V$                      |      | 0.05 | 5    | μA    |
| I <sub>HBSO</sub> | xHB to V <sub>SS</sub> Current, Operating | f = 20kHz                                      |      | 30   | 300  | μA    |

Notes:

1. Exceeding the absolute maximum ratings may damage the device.

2. "x" in front of a pin name refers to either A, B or C phase. (e.g. xHI can be either AHI, BHI or CHI).

3. The device is not guaranteed to function outside its operating ratings.

4. Devices are ESD sensitive. Handling precautions are recommended. Human body model,  $1.5k\Omega$  in series with 100pF.

5. Specification for packaged product only.

# Electrical Characteristics<sup>(2, 5)</sup> (Continued)

 $V_{DD} = V_{xHB} = 12V; V_{EN} = 5V; V_{SS} = V_{HS} = 0V; No \ load \ on \ xLO \ or \ xHO; T_A = 25^\circC; unless \ noted.$ Bold values indicate -40°C< T<sub>J</sub> < +125°C.

| Symbol                 | Parameter                             | Condition <sup>(2)</sup>                              | Min. | Тур. | Max. | Units |
|------------------------|---------------------------------------|-------------------------------------------------------|------|------|------|-------|
| Input (TT              | L: xLI, xHI, xPWM, EN) <sup>(6)</sup> |                                                       |      | •    |      |       |
| VIL                    | Low-Level Input Voltage               |                                                       |      |      | 0.8  | V     |
| VIH                    | High-Level Input Voltage              |                                                       | 2.2  |      |      | V     |
| V <sub>HYS</sub>       | Input Voltage Hysteresis              |                                                       |      | 0.1  |      | V     |
| D                      |                                       | xLI and xHI Inputs (-1 Version)                       | 100  | 300  | 500  | 10    |
| Rı                     | Input Pull-Down Resistance            | xPWM Input (-2 Version)                               | 50   | 130  | 250  | kΩ    |
| Undervol               | tage Protection                       |                                                       | ·    |      |      |       |
| V <sub>DDR</sub>       | V <sub>DD</sub> Falling Threshold     |                                                       | 3.8  | 4.4  | 4.9  | V     |
| V <sub>DDH</sub>       | V <sub>DD</sub> Threshold Hysteresis  |                                                       |      | 0.25 |      | V     |
| V <sub>HBR</sub>       | xHB Falling Threshold                 |                                                       | 4.0  | 4.4  | 4.9  | V     |
| V <sub>HBH</sub>       | xHB Threshold Hysteresis              |                                                       |      | 0.25 |      | V     |
| Overcurre              | ent Protection                        |                                                       |      |      |      |       |
| V <sub>ILIM+</sub>     | Rising Overcurrent Threshold          | $(V_{ILIM+} - V_{ILIM-})$                             | 175  | 200  | 225  | mV    |
| t <sub>ILIM_PROP</sub> | ILIM to Gate Propagation Delay        | V <sub>ILIM+</sub> = 0.5V peak                        |      | 70   |      | ns    |
| Fault Circ             | cuit                                  |                                                       |      | •    |      |       |
| V <sub>OLF</sub>       | FLT/ Output Low Voltage               | $V_{ILIM} = 1V; I_{FLT/} = 1mA$                       |      | 0.2  | 0.5  | V     |
| V <sub>DLY+</sub>      | Rising DLY Threshold                  |                                                       |      | 1.5  |      | V     |
| I <sub>DLY</sub>       | DLY Current Source                    | $V_{DLY} = 0V$                                        | 0.3  | 0.44 | 0.6  | μA    |
| t <sub>FCL</sub>       | Fault Clear Time                      | C <sub>DLY</sub> = 1nF                                |      | 670  |      | μs    |
| Bootstrap              | o Diode                               |                                                       |      |      |      |       |
| V <sub>DL</sub>        | Low-Current Forward Voltage           | $I_{VDD-xHB} = 100\mu A$                              |      | 0.4  | 0.70 | V     |
| V <sub>DH</sub>        | High-Current Forward Voltage          | I <sub>VDD-xHB</sub> = 50mA                           |      | 0.8  | 1    | V     |
| R <sub>D</sub>         | Dynamic Resistance                    | I <sub>VDD-xHB</sub> = 50mA                           |      | 4    | 6    | Ω     |
| xLO Gate               | Driver                                |                                                       |      |      |      |       |
| V <sub>OLL</sub>       | Low-Level Output Voltage              | $I_{xLO} = 50 \text{mA}$                              |      | 0.3  | 0.6  | V     |
| V <sub>OHL</sub>       | High-Level Output Voltage             | $I_{xLO} = -50 \text{mA}, V_{OHL} = V_{DD} - V_{xLO}$ |      | 0.5  | 1    | V     |
| I <sub>OHL</sub>       | Peak Sink Current                     | $V_{xLO} = 0V$                                        |      | 1    |      | А     |
| I <sub>OLL</sub>       | Peak Source Current                   | $V_{xLO} = 12V$                                       |      | 1    |      | А     |

Note:

6.  $V_{IL(MAX)}$  = maximum positive voltage applied to the input which will be accepted by the device as a logic low.

V<sub>IH(MIN)</sub> = minimum positive voltage applied to the input which will be accepted by the device as a logic high.

# Electrical Characteristics<sup>(2, 5)</sup> (Continued)

 $V_{DD} = V_{xHB} = 12V; V_{EN} = 5V; V_{SS} = V_{HS} = 0V; No \ load \ on \ xLO \ or \ xHO; T_A = 25^\circC; unless \ noted.$ Bold values indicate -40°C< T<sub>J</sub> < +125°C.

| Symbol             | Parameter                                                      | Condition <sup>(2)</sup>                               | Min.       | Тур.     | Max.   | Units |
|--------------------|----------------------------------------------------------------|--------------------------------------------------------|------------|----------|--------|-------|
| xHO Gate           | Driver                                                         | · ·                                                    | ·          |          |        |       |
| V <sub>OLH</sub>   | Low-Level Output Voltage                                       | I <sub>xHO</sub> = 50mA                                |            | 0.3      | 0.6    | V     |
| V <sub>OHH</sub>   | High-Level Output Voltage                                      | $I_{xHO} = -50 \text{mA}, V_{OHH} = V_{xHB} - V_{xHO}$ |            | 0.5      | 1      | V     |
| I <sub>ОНН</sub>   | Peak Sink Current                                              | V <sub>xHO</sub> = 0V                                  |            | 1        |        | А     |
| I <sub>OLH</sub>   | Peak Source Current                                            | V <sub>xHO</sub> = 12V                                 |            | 1        |        | А     |
|                    | y Specifications<br>de with inputs non-overlapping, assume     | s HS low before LI goes high and LO k                  | ow before  | HI goes  | high). |       |
| t <sub>LPHL</sub>  | Lower Turn-Off Propagation Delay<br>(LI Falling to LO Falling) |                                                        |            | 35       | 75     | ns    |
| t <sub>HPHL</sub>  | Upper Turn-Off Propagation Delay<br>(HI Falling to HO Falling) |                                                        |            | 35       | 75     | ns    |
| t <sub>LPLH</sub>  | Lower Turn-On Propagation Delay<br>(LI Rising to LO Rising)    |                                                        |            | 35       | 75     | ns    |
| t <sub>HPLH</sub>  | Upper Turn-On Propagation Delay<br>(HI Rising to HO Rising)    |                                                        |            | 35       | 75     | ns    |
| t <sub>R/F</sub>   | Output Rise/Fall Time                                          | C <sub>L</sub> = 1000pF                                |            | 20       |        | ns    |
| t <sub>R/F</sub>   | Output Rise/Fall Time (3V to 9V)                               | CL = 0.1µF                                             |            | 0.8      |        | μs    |
| t <sub>PW</sub>    | Minimum Input Pulse Width that<br>Changes the Output           | Note 7                                                 |            | 50       |        | ns    |
| Switching          | Specifications PWM Mode (MIC4607-2)                            | or LI/HI mode (MIC4607-1) with Overla                  | pping Ll/H | I Inputs |        |       |
| t <sub>LOOFF</sub> | Delay from PWM Going High / LI Low, to LO Going Low            |                                                        |            | 35       | 75     | ns    |
| V <sub>LOOFF</sub> | LO Output Voltage Threshold for LO<br>FET to be Considered Off |                                                        |            | 1.9      |        | V     |
| t <sub>HOON</sub>  | Delay from LO Off to HO Going High                             |                                                        |            | 35       | 75     | ns    |
| t <sub>HOOFF</sub> | Delay from PWM<br>or HI Going Low to HO Going Low              |                                                        |            | 35       | 75     | ns    |
| V <sub>SWTH</sub>  | Switch Node Voltage Threshold<br>Signaling HO is Off           |                                                        | 1          | 2.2      | 4      | V     |
| t <sub>loon</sub>  | Delay between HO FET Being<br>Considered Off to LO Turning On  |                                                        |            | 35       | 75     | ns    |
| t <sub>swтo</sub>  | Forced xLO On if V <sub>SWTH</sub> is Not Detected             |                                                        | 100        | 250      | 500    | ns    |

Note:

7. Guaranteed by design. Not production tested.

### **Timing Diagrams**

#### Non-Overlapping LI/HI Input Mode (MIC4607-1)

In non-overlapping LI/HI input mode, enough delay is added between the xLI and xHI inputs to allow xHS to be low before xLI is pulled high and similarly xLO is low before xHI goes high.

xHO goes high with a high signal on xHI after a typical delay of 35ns ( $t_{HPLH}$ ). xHI going low drives xHO low also with typical delay of 35ns ( $t_{HPHL}$ ).

Likewise, xLI going high forces xLO high after typical delay of 35ns ( $t_{LPLH}$ ) and xLO follows low transition of xLI after typical delay of 35ns ( $t_{LPHL}$ ).

xHO and xLO output rise and fall times  $(t_{\text{R}}/t_{\text{F}})$  are typically 20ns driving 1000pF capacitive loads



Figure 1. Separate Non-Overlapping LI/HI Input Mode (MIC4607-1)

#### Notes:

All propagation delays are measured from the 50% voltage level and rise/fall times are measured 10% to 90%. "x" in front of a pin name refers to either A, B or C phase. (e.g. xHI can be either AHI, BHI or CHI).

Downloaded from Arrow.com.

## **Timing Diagrams (Continued)**

#### Overlapping LI/HI Input Mode (MIC4607-1)

When xLl/xHI input high signals overlap, xLO/xHO output states are determined by the first output to be turned on. That is, if xLI goes high (ON), while xHO is high, xHO stays high until xHI goes low at which point, after a delay of  $t_{HOOFF}$  and when xHS < 2.2V, xLO goes high with a delay of  $t_{LOON}$ . Should xHS never trip the aforementioned internal comparator reference (2.2V), a falling xHI edge delayed by a typical 250ns will set "HS latch" allowing xLO to go high.

If xHS falls very fast, xLO will be held low by a 35ns delay gated by HI going low. Conversely, xHI going high (ON) when xLO is high has no effect on outputs until xLI is pulled low (off) and xLO falls to < 1.9V. Delay from xLI going low to xLO falling is  $t_{LOOFF}$  and delay from xLO < 1.9V to xHO being on is  $t_{HOON}$ .





## Timing Diagrams (Continued)

#### PWM Input Mode (MIC4607-2)

A low going xPWM signal applied to the MIC4607-2 causes xHO to go low, typically 35ns ( $t_{HOOFF}$ ) after the xPWM input goes low, at which point the switch node, xHS, falls (1 – 2).

When xHS reaches 2.2V ( $V_{SWTH}$ ), the external high-side MOSFET is deemed off and xLO goes high, typically within 35ns ( $t_{LOON}$ ) (3-4). xHS falling below 2.2V sets a latch that can only be reset by xPWM going high. This design prevents ringing on xHS from causing an indeterminate xLO state. Should xHS never trip the aforementioned internal comparator reference (2.2V), a falling xPWM edge delayed by 250ns will set "HS latch" allowing xLO to go high.

A 35ns delay gated by xPWM going low can determine the time to xLO going high for fast falling HS designs. xPWM going high forces xLO low in typically 35ns ( $t_{LOOFF}$ ) (5 – 6).

When xLO reaches 1.9V ( $V_{LOOFF}$ ), the low-side MOSFET is deemed off and xHO is allowed to go high. The delay between these two points is typically 35ns ( $t_{HOON}$ ) (7 – 8).

xHO and xLO output rise and fall times  $(t_R/t_F)$  are typically 20ns driving 1000pF capacitive loads.





### **Overcurrent Timing Diagram**

The motor current is sensed in an external resistor that is connected between the low-side MOSFET's source pins and ground. If the sense resistor voltage exceeds the rising overcurrent threshold (typically 0.2V), all LO and HO outputs are latched off and the FLT/ pin is pulled low. Once the outputs are latched off, an internal current source (typically 0.44uA) begins to charge up the external  $C_{DELAY}$  capacitor. The outputs remain latched off and all xLI/xHI (or xPWM) input signals are ignored until the voltage on the  $C_{DELAY}$  capacitor rises above the  $V_{DLY+}$  threshold (typically 1.5V), which resets the latch on the first rising edge of any LI input of the MIC4607-1 (or falling edge on any PWM input for the MIC4607-2).

Once this occurs, the  $C_{\text{DLY}}$  capacitor is discharged, the FLT/ pin returns to a high impedance state and all outputs will respond to their respective input signals.

On startup, the current limit latch is reset during a rising  $V_{\text{DD}}$  or a rising EN pin voltage to assure normal operation.



Figure 4. Overcurrent Timing Diagram

## **Typical Characteristics**

















TEMPERATURE (°C)

IVDD+VHB SHUTDOWN CURRENT (µA)

V<sub>DD+HB</sub> Operating Current vs. Switching Frequency



25

20

15

10

5

5 6 7 8 9 10 11 12 13

source (n)

Ron

## **Typical Characteristics (Continued)**



HO/LO Source On-Resistance

vs. V<sub>DD</sub>

125

ŧ

. 25°C <sub>HO/LO</sub> = -50mA

 $V_{EN} = V_{HB} = V_{DD}$ 

14 15 16

√<sub>xHS</sub> = GND





Propagation Delay (HI/LI Input) vs. V<sub>DD</sub> Voltage





V<sub>DD</sub> (V)



HO/LO Source On-Resistance

vs. Temperature



 $V_{DD}$  (V)





## **Typical Characteristics (Continued)**





**Overcurrent Threshold** 

vs. V<sub>DD</sub> Voltage

125°C

40°C

12 13 14 15 16

25°C

250

240

8

180

170

160

5 6 7 8 9 10 11

. 0V



Overcurrent Threshold vs. Temperature



**Bootstrap Diode Reverse Current** 





Overcurrent Propagation Delay vs. V<sub>DD</sub> Voltage

8

9 10 11

12

V<sub>DD</sub> (V)

13

14 15 16



V<sub>DD</sub> (V)



50

5

6 7

## **Typical Characteristics (Continued)**



## **Functional Diagram**



NOTE: x = A, B, OR C -1 = MIC4607-1 -2 = MIC4607-2







## **Functional Description**

The MIC4607 is a non-inverting, 85V three-phase MOSFET driver designed to independently drive all six N-Channel MOSFETs in a three-phase bridge. The MIC4607 offers a wide 5.5V to  $16V V_{DD}$  operating supply range with either six independent TTL inputs (MIC4607-1) or three PWM inputs, one for each phase (MIC4607-2). Refer to the *Functional Diagram* section.

The drivers contain input buffers with hysteresis, four independent UVLO circuits (three high-side and one low-side), and six output drivers. The high-side output drivers utilize a high-speed level-shifting circuit that is referenced to its HS pin. Each phase has an internal diode that is used by the bootstrap circuits to provide the drive voltages for each of the three high-side outputs. A programmable overcurrent protection circuit turns off all outputs during an overcurrent fault.

#### Startup and UVLO

The UVLO circuits force the driver's outputs low until the supply voltage exceeds the UVLO threshold. The low-side UVLO circuit monitors the voltage between the VDD and VSS pins. The high-side UVLO circuits monitor the voltage between the xHB and xHS pins. Hysteresis in the UVLO circuits prevent system noise and finite circuit impedance from causing chatter during turn-on.

#### **Enable Inputs**

There is one external enable pin that controls all three phases. A logic high on the enable pin (EN) allows for startup of all phases and normal operation. Conversely, when a logic low is applied on the enable pin, all phases turn-off and the device enters a low current shutdown mode. All outputs (xHO and xLO) are pulled low when EN is low. Do not leave the EN pin floating.

#### Input Stage

All input pins (xLI and xHI) are referenced to the VSS pin. The MIC4607 has a TTL-compatible input range and can be used with input signals with amplitude less than the supply voltage. The threshold level is independent of the VDD supply voltage and there is no dependence between IVDD and the input signal amplitude. This feature makes the MIC4607 an excellent level translator that will drive high level gate threshold MOSFETs from a low-voltage PWM IC.

#### Low-Side Driver

The low-side driver is designed to drive a ground (VSS pin) referenced N-channel MOSFET. Low driver impedances allow the external MOSFET to be turned on and off quickly. The rail-to-rail drive capability of the output ensures a low  $R_{DSON}$  from the external power device. Refer to Figure 7.

A high level applied to the xLI pin causes  $V_{DD}$  to be applied to the gate of the external MOSFET. A low level on the xLI pin grounds the gate of the external MOSFET.



Figure 7. Low-Side Driver Block Diagram

#### High-Side Driver and Bootstrap Circuit

Figure 8 illustrates a block diagram of the high-side driver and bootstrap circuit. This driver is designed to drive a floating N-channel MOSFET, whose source terminal is referenced to the HS pin.



Figure 8. High-Side Driver and Bootstrap-Circuit Block Diagram

A low-power, high-speed, level-shifting circuit isolates the low side (VSS pin) referenced circuitry from the high-side (xHS pin) referenced driver. Power to the high-side driver and UVLO circuit is supplied by the bootstrap capacitor ( $C_B$ ) while the voltage level of the xHS pin is shifted high.

The bootstrap circuit consists of an internal diode and external capacitor, C<sub>B</sub>. In a typical application, such as the motor driver shown in Figure 9 (only Phase A illustrated), the AHS pin is at ground potential while the low-side MOSFET is on. The internal diode charges capacitor  $C_B$  to  $V_{DD}$ - $V_F$  during this time (where  $V_F$  is the forward voltage drop of the internal diode). After the lowside MOSFET is turned off and the AHO pin turns on, the voltage across capacitor C<sub>B</sub> is applied to the gate of the high-side external MOSFET. As the high-side MOSFET turns on, voltage on the AHS pin rises with the source of the high-side MOSFET until it reaches V<sub>IN</sub>. As the AHS and AHB pins rise, the internal diode is reverse biased, preventing capacitor C<sub>B</sub> from discharging. During this time, the high-side MOSFET is kept ON by the voltage across capacitor C<sub>B</sub>.



Figure 9. MIC4607 Motor Driver Example

#### **Programmable Gate Drive**

The MIC4607 offers programmable gate drive, meaning the MOSFET gate drive (gate-to-source voltage) equals the V<sub>DD</sub> voltage. This feature offers designers flexibility in selecting the proper MOSFETs for a given application. Different MOSFETs require different V<sub>GS</sub> characteristics for optimum R<sub>DSON</sub> performance. Typically, the higher the gate voltage (up to 16V), the lower the R<sub>DSON</sub> achieved. For example, as shown in Figure 10, a NTMSF4899NF MOSFET can be driven to the ON state with a gate voltage of 5.5V but R<sub>DSON</sub> is 5.2mΩ. If driven to 10V, R<sub>DSON</sub> is 4.1mΩ – a decrease of 20%.

In low-current applications, the losses due to  $R_{DSON}$  are minimal, but in high-current motor drive applications such as power tools, the difference in  $R_{DSON}$  can lower the efficiency, reducing run time.



Figure 10. MOSFET R<sub>DSON</sub> vs. V<sub>GS</sub>

#### **Overcurrent Protection Circuitry**

The MIC4607 provides overcurrent protection for the motor driver circuitry. It consists of:

- A comparator that senses the voltage across a currentsense resistor
- A latch and timer that keep all gate drivers off during a fault
- An open-drain pin that pulls low during the fault.

If an overcurrent condition is detected, the FLT/ pin is pulled low and the gate drive outputs are latched off for a time that is determined by the DLY pin circuitry. After the delay circuitry times out, a high-going edge on any of the LI pins (for the MIC4607-1 version) or a low-going edge on any of the PWM pins (for the MIC4607-2 version) is required to reset the latch, de-assert the FLT/ pin and allow the gate drive outputs to switch.

For additional information, refer to the *Timing Diagrams* section as well as the *Functional Diagram* section.

#### ILIM

The ILIM+ and ILIM- pins provide a Kelvin-sensed circuit that monitors the voltage across an external current sense resistor. This resistor is typically connected between the source pins of all three low-side MOSFETs and power ground. If the peak voltage across this resistor exceeds the  $V_{ILIM+}$  threshold, it will cause all six outputs to latch off. Both pins should be shorted to VSS ground if the overcurrent features is not used.

#### DLY

A capacitor connected to the DLY pin determines the amount of time the gate drive outputs are latched off before they can be restarted.

During normal operation, the DLY pin is held low by an internal MOSFET. After an over-current condition is detected, the MOSFET turns off and the external capacitor is charged up by an internal current source. The outputs remain latched off until the DLY pin voltage reaches the  $V_{DLY+}$  threshold (typically 1.5V).

The delay time can be approximately calculated using Equation 1:

$$t_{DLY} = \frac{C_{DLY} \times V_{DLY-}}{I_{DLY}}$$
 Eq. 1

Where:

 $C_{\mathsf{DLY}}$  is the external capacitance on the DLY pin

 $I_{DLY}$  is the DLY pin current source (typically 0.44µA)

V<sub>DLY+</sub> is the internal comparator threshold (typically 1.5V)

#### FLT/

This open-drain output is pulled low while the gate drive outputs are latched off after an over-current condition. It will de-assert once the DLY pin has reached the  $V_{DLY+}$  threshold and a rising edge occurs on any LI pin (for the MIC4607-1) or a falling edge on any PWM pin (MIC4607-2).

During normal operation, the internal pull-down MOSFET is of the pin is high impedance. A pull-up resistor must be connected to this pin.

### **Application Information**

#### Adaptive Dead Time

For each phase, it is important that both MOSFETs of the same phase branch are not conducting at the same time or  $V_{IN}$  will be shorted to ground and current will "shoot through" the MOSFETs. Excessive shoot-through causes higher power dissipation in the MOSFETs, voltage spikes and ringing. The high switching current and voltage ringing generate conducted and radiated EMI.

Minimizing shoot-through can be done passively, actively or through a combination of both. Passive shoot-through protection can be achieved by implementing delays between the high and low gate drivers to prevent both MOSFETs from being on at the same time. These delays can be adjusted for different applications. Although simple, the disadvantage of this approach is that it requires long delays to account for process and temperature variations in the MOSFET and MOSFET driver.

Adaptive Dead Time monitors voltages on the gate drive outputs and switch node to determine when to switch the MOSFETs on and off. This active approach adjusts the delays to account for some of the variations, but it too has its disadvantages. High currents and fast switching voltages in the gate drive and return paths can cause parasitic ringing to turn the MOSFETs back on even while the gate driver output is low. Another disadvantage is that the driver cannot monitor the gate voltage inside the MOSFET. Figure 11 shows an equivalent circuit of the high-side gate drive.



Figure 11. MIC4607 Driving an External MOSFET

The internal gate resistance ( $R_{G_{FET}}$ ) and any external damping resistor ( $R_G$ ) and HS pin resistor ( $R_{HS}$ ), isolate the MOSFET's gate from the driver output. There is a delay between when the driver output goes low and the MOSFET turns off. This turn-off delay is usually specified in the MOSFET data sheet. This delay increases when an external damping resistor is used.

The MIC4607 uses a combination of active sensing and passive delay to ensure that both MOSFETs are not on at the same time. Figure 12 illustrates how the adaptive dead-time circuitry works.



Figure 12. Adaptive Dead-Time Logic Diagram

For the MIC4607-2, a high level on the xPWM pin causes HI to go low and LI to go high. This causes the xLO pin to go low. The MIC4607 monitors the xLO pin voltage and prevents the xHO pin from turning on until the voltage on the xLO pin reaches the VLOOFF threshold. After a short delay, the MIC4607 drives the xHO pin high. Monitoring the xLO voltage eliminates any excessive delay due to the MOSFET driver's turn-off time and the short delay accounts for the MOSFET turn-off delay as well as letting the xLO pin voltage settle out. If an external resistor is used between the xLO output and the MOSFET gate, it must be made small enough to prevent excessive voltage drop across the resistor during turn-off. Figure 13 illustrates using a diode (D<sub>LS</sub>) and resistor  $(R_{LS2})$  in parallel with the gate resistor to prevent a large voltage drop between the xLO pin and MOSFET gate voltages during turn-off.



Figure 13. Low-Side Drive Gate Resistor Configuration

A low on the xPWM pin causes  $\overline{HI}$  to go high and  $\overline{LI}$  to go low. This causes the xHO pin to go low after a short delay (t<sub>HOOFF</sub>). Before the xLO pin can go high, the voltage on the switching node (xHS pin) must have dropped to 2.2V. Monitoring the switch voltage instead of the xHO pin voltage eliminates timing variations and excessive delays due to the high side MOSFET turn-off. The xLO driver turns on after a short delay (t<sub>LOON</sub>). Once the xLO driver is turned on, it is latched on until the xPWM signal goes high. This prevents any ringing or oscillations on the switch node or xHS pin from turning off the xLO driver. If the xPWM pin goes low and the voltage on the xHS pin does not cross the V<sub>SWTH</sub> threshold, the xLO pin will be forced high after a short delay (t<sub>SWTO</sub>), insuring proper operation.

The internal logic circuits also insure a "first on" priority at the inputs. If the xHO output is high, the xLI pin is inhibited. A high signal or noise glitch on the xLI pin has no effect on the xHO or xLO outputs until the xHI pin goes low. Similarly, xLO being high holds xHO low until xLI and xLO are low.

Fast propagation delay between the input and output drive waveform is desirable. It improves overcurrent protection by decreasing the response time between the control signal and the MOSFET gate drive. Minimizing propagation delay also minimizes phase shift errors in power supplies with wide bandwidth control loops.

Care must be taken to ensure that the input signal pulse width is greater than the minimum specified pulse width. An input signal that is less than the minimum pulse width can result in no output pulse or an output pulse whose width is significantly less than the input. The maximum duty cycle (ratio of high-side on-time to switching period) is determined by the time required for the  $C_B$  capacitor to charge during the off-time. Adequate time must be allowed for the  $C_B$  capacitor to charge up before the high-side driver is turned back on.

Although the adaptive dead-time circuit in the MIC4607 prevents the driver from turning both MOSFETs on at the same time, other factors outside of the anti-shoot-through circuit's control can cause shoot-through. Other factors include ringing on the gate drive node and capacitive coupling of the switching node voltage on the gate of the low-side MOSFET.

The scope photo in Figure 14 shows the dead time (<20ns) between the high- and low-side MOSFET transitions as the low-side driver switches off while the high-side driver transitions from off to on.



Figure 14. Adaptive Dead-Time LO (LOW) to HO (HIGH)

Table 1 contains truth tables for the MIC4607-1 (independent TTL inputs) and Table 2 is for the MIC4607-2 (PWM inputs) that details the "first on" priority as well as the failsafe delay ( $t_{\text{SWTO}}$ ).

| Table ' | 1. MIC4607-1 | Truth Table |
|---------|--------------|-------------|
|         |              |             |

| xLI | xHI | xLO | xHO | Comments                                                                |
|-----|-----|-----|-----|-------------------------------------------------------------------------|
| 0   | 0   | 0   | 0   | Both outputs off.                                                       |
| 0   | 1   | 0   | 1   | xHO will not go HIGH until xLO falls below 1.9V.                        |
| 1   | 0   | 1   | 0   | xLO will be delayed an extra<br>250ns if xHS never falls below<br>2.2V. |
| 1   | 1   | х   | х   | First ON stays on until input of same goes LOW.                         |

#### Table 2. MIC4607-2 Truth Table

| xPWM | xLO | хНО | Comments                                                                |
|------|-----|-----|-------------------------------------------------------------------------|
| 0    | 1   | 0   | xLO will be delayed an extra<br>250ns if xHS never falls below<br>2.2V. |
| 1    | 0   | 1   | xHO will not go HIGH until xLO falls below 1.9V.                        |

#### **HS Node Clamp**

A resistor/diode clamp between the switching node and the HS pin is necessary to clamp large negative glitches or pulses on the HS pin.

Figure 15 shows the Phase A section high-side and lowside MOSFETs connected to one phase of the three phase motor. There is a brief period of time (dead time) between switching to prevent both MOSFETs from being on at the same time. When the high-side MOSFET is conducting during the on-time state, current flows into the motor. After the high-side MOSFET turns off, but before the low-side MOSFET turns on, current from the motor flows through the body diode in parallel with the low-side MOSFET. Depending upon the turn-on time of the body diode, the motor current, and circuit parasitics, the initial negative voltage on the switch node can be several volts or more. The forward voltage drop of the body diode can be several volts, depending on the body diode characteristics and motor current.

Even though the HS pin is rated for negative voltage, it is good practice to clamp the negative voltage on the HS pin with a resistor and possibly a diode to prevent excessive negative voltage from damaging the driver. Depending upon the application and amount of negative voltage on the switch node, a  $3\Omega$  resistor is recommended. If the HS pin voltage exceeds 0.7V, a diode between the xHS pin and ground is recommended. The diode reverse voltage rating must be greater than the high-voltage input supply (V<sub>IN</sub>). Larger values of resistance can be used if necessary.

Adding a series resistor in the switch node limits the peak high-side driver current during turn-off, which affects the switching speed of the high-side driver. The resistor in series with the HO pin may be reduced to help compensate for the extra HS pin resistance.



Figure 15. Negative HS Pin Voltage

#### **Power Dissipation Considerations**

Power dissipation in the driver can be separated into three areas:

- Internal diode dissipation in the bootstrap circuit
- Internal driver dissipation
- Quiescent current dissipation used to supply the internal logic and control functions.

#### **Bootstrap Circuit Power Dissipation**

Power dissipation of the internal bootstrap diode primarily comes from the average charging current of the bootstrap capacitor ( $C_B$ ) multiplied by the forward voltage drop of the diode. Secondary sources of diode power dissipation are the reverse leakage current and reverse recovery effects of the diode.

The average current drawn by repeated charging of the high-side MOSFET is calculated by:

$$I_{F(AVE)} = Q_{GATE} \times f_{S}$$
 Eq. 1

Where:

 $Q_{GATE}$  = Total gate charge at  $V_{HB} - V_{HS}$ .

 $f_{s}$  = Gate drive switching frequency.

The average power dissipated by the forward voltage drop of the diode equals:

$$P_{\text{DIODE}_{FWD}} = I_{F(AVE)} \times V_F \qquad \qquad \text{Eq. 2}$$

Where:

 $V_F$  = Diode forward voltage drop.

There are three phases in the MIC4607. The power dissipation for each of the bootstrap diodes must be calculated and summed to obtain the total bootstrap diode power dissipation for the package.

The value of  $V_F$  should be taken at the peak current through the diode; however, this current is difficult to calculate because of differences in source impedances. The peak current can either be measured or the value of  $V_F$  at the average current can be used, which will yield a good approximation of diode power dissipation.

The reverse leakage current of the internal bootstrap diode is typically  $3\mu A$  at a reverse voltage of 85V at  $125^{\circ}C$ . Power dissipation due to reverse leakage is typically much less than 1mW and can be ignored.

An optional external bootstrap diode may be used instead of the internal diode (Figure 16). An external diode may be useful if high gate charge MOSFETs are being driven and the power dissipation of the internal diode is contributing to excessive die temperatures. The voltage drop of the external diode must be less than the internal diode for this option to work. The reverse voltage across the diode will be equal to the input voltage minus the VDD supply voltage. The above equations can be used to calculate power dissipation in the external diode; however, if the external diode has significant reverse leakage current, the power dissipated in that diode due to reverse leakage can be calculated as:

$$P_{DIODEREV} = I_R \times V_{REV} \times (1-D)$$
 Eq. 3

Where:

 $I_R$  = Reverse current flow at  $V_{REV}$  and  $T_J$ .

 $V_{REV}$  = Diode reverse voltage.

 $D = Duty cycle = t_{ON} \times f_{S}.$ 

The on-time is the time the high-side switch is conducting. In most topologies, the diode is reverse biased during the switching cycle off-time.



Figure 16. Optional External Bootstrap Diode

#### **Gate Driver Power Dissipation**

Power dissipation in the output driver stage is mainly caused by charging and discharging the gate to source and gate to drain capacitance of the external MOSFET. Figure 17 shows a simplified equivalent circuit of the MIC4607 driving an external high-side MOSFET.



Figure 17. MIC4607 Driving an External High-Side MOSFET

#### Dissipation during the External MOSFET Turn-On

Energy from capacitor  $C_B$  is used to charge up the input capacitance of the MOSFET ( $C_{GD}$  and  $C_{GS}$ ). The energy delivered to the MOSFET is dissipated in the three resistive components,  $R_{ON}$ ,  $R_G$  and  $R_{G_FET}$ .  $R_{ON}$  is the on resistance of the upper driver MOSFET in the MIC4607.  $R_G$  is the series resistor (if any) between the driver and the MOSFET.  $R_{G_FET}$  is the gate resistance of the MOSFET and is typically listed in the power MOSFET's specifications. The ESR of capacitor  $C_B$  and the resistance of the connecting etch can be ignored since they are much less than  $R_{ON}$  and  $R_{G_FET}$ .

The effective capacitances of  $C_{GD}$  and  $C_{GS}$  are difficult to calculate because they vary non-linearly with  $I_D$ ,  $V_{GS}$ , and  $V_{DS}$ . Fortunately, most power MOSFET specifications include a typical graph of total gate charge versus VGS. Figure 18 shows a typical gate charge curve for an arbitrary power MOSFET. This chart shows that for a gate voltage of 10V, the MOSFET requires about 23.5nC of charge. The energy dissipated by the resistive components of the gate drive circuit during turn-on is calculated as:



C<sub>ISS</sub> = Total gate capacitance of the MOSFET.



Figure 18. Typical Gate Charge vs.  $V_{GS}$ 

The same energy is dissipated by  $R_{OFF}$ ,  $R_G$ , and  $R_{G\_FET}$  when the driver IC turns the MOSFET off. Assuming  $R_{ON}$  is approximately equal to  $R_{OFF}$ , the total energy and power dissipated by the resistive drive elements is:

$$\begin{split} & \mathsf{E}_{\mathsf{DRIVER}} = \mathsf{Q}_G \times \mathsf{V}_{GS} \\ & \text{and} & \mathsf{Eq. 5} \\ & \mathsf{P}_{\mathsf{DRIVER}} = \mathsf{Q}_G \times \mathsf{V}_{GS} \times \mathsf{f}_S \end{split}$$

#### **Supply Current Power Dissipation**

Power is dissipated in the input and control sections of the MIC4607, even if there is no external load. Current is still drawn from the VDD and HB pins for the internal circuitry, the level shifting circuitry, and shoot-through current in the output drivers. The  $V_{DD}$  and  $V_{HB}$  currents are proportional to operating frequency and the  $V_{DD}$  and  $V_{HB}$  voltages. The typical characteristic graphs show how supply current varies with switching frequency and supply voltage.

The power dissipated by the MIC4607 due to supply current is:

$$P_{DISS_{SUPPLY}} = V_{DD} \times I_{DD} + V_{HB} \times I_{HB}$$
 Eq. 6

Values for  $I_{DD}$  and  $I_{HB}$  are found in the EC table and the typical characteristics graphs.

#### **Total Power Dissipation and Thermal Considerations**

Total power dissipation in the MIC4607 is equal to the power dissipation caused by driving the external MOSFETs, the supply currents and the internal bootstrap diodes.

$$P_{DISS_{TOTAL}} = P_{DISS_{SUPPLY}} + P_{DISS_{DRIVE}} + P_{DIODE}$$
 Eq. 7

Where:

 $E_{DRIVER}$  = Energy dissipated per switching cycle.

 $P_{DRIVER}$  = Power dissipated per switching cycle.

 $Q_G$  = Total gate charge at  $V_{GS}$ .

 $V_{GS}$  = Gate-to-source voltage on the MOSFET.

 $f_{S}$  = Switching frequency of the gate drive circuit.

The power dissipated in the driver equals the ratio of  $R_{ON}$  and  $R_{OFF}$  to the external resistive losses in  $R_G$  and  $R_{G\_FET}$ . Letting  $R_{ON} = R_{OFF}$ , the power dissipated in the driver due to driving the external MOSFET is:

$$P_{\text{DISS}_{\text{DRIVER}}} = P_{\text{DRIVER}} \frac{R_{\text{ON}}}{R_{\text{ON}} + R_{\text{G}} + R_{\text{G}_{\text{FET}}}}$$
Eq. 8

There are six MOSFETs driven by the MIC4607. The power dissipation for each of the drivers must be calculated and summed to obtain the total driver diode power dissipation for the package.

In some cases, the high-side FET of one phase may be pulsed at a frequency,  $f_S$ , while the low-side FET of the other phase is kept continuously on. Since the MOSFET gate is capacitive, there is no driver power if the FET is not switched. The operation of all driver outputs must be considered to accurately calculate power dissipation.

The die temperature can be calculated after the total power dissipation is known.

$$T_{J} = T_{A} + P_{DISSTOTAI} \times \theta_{JA}$$
 Eq. 9

Where:

 $T_A$  = Maximum ambient temperature.

 $T_J$  = Junction temperature (°C).

 $P_{DISSTOTAL}$  = Total power dissipation of the MIC4607.

 $\theta_{JA}$  = Thermal resistance from junction to ambient air.

#### **Other Timing Considerations**

Make sure the input signal pulse width is greater than the minimum specified pulse width. An input signal that is less than the minimum pulse width may result in no output pulse or an output pulse whose width is significantly less than the input.

The maximum duty cycle (ratio of high-side on-time to switching period) is controlled by the minimum pulse width of the low side and by the time required for the  $C_B$  capacitor to charge during the off-time. Adequate time must be allowed for the  $C_B$  capacitor to charge up before the high-side driver is turned on.

#### **Decoupling and Bootstrap Capacitor Selection**

Decoupling capacitors are required for both the low-side (VDD) and high-side (xHB) supply pins. These capacitors supply the charge necessary to drive the external MOSFETs and also minimize the voltage ripple on these pins. The capacitor from xHB to xHS has two functions: it provides decoupling for the high-side circuitry and also provides current to the high-side circuit while the highside external MOSFET is on. Ceramic capacitors are recommended because of their low impedance and small size. Z5U type ceramic capacitor dielectrics are not recommended because of the large change in capacitance over temperature and voltage. A minimum value of  $0.1\mu$ F is required for C<sub>B</sub> (xHB to xHS capacitors) and 1µF for the VDD capacitor, regardless of the MOSFETs being driven. Larger MOSFETs may require larger capacitance values for proper operation. The voltage rating of the capacitors depends on the supply voltage, ambient temperature and the voltage derating used for reliability. 25V rated X5R or X7R ceramic capacitors are recommended for most applications. The minimum capacitance value should be increased if low voltage capacitors are used because even good quality dielectric capacitors, such as X5R, will lose 40% to 70% of their capacitance value at the rated voltage.

Placement of the decoupling capacitors is critical. The bypass capacitor for  $V_{DD}$  should be placed as close as possible between the VDD and VSS pins. The bypass capacitor (C<sub>B</sub>) for the xHB supply pin must be located as close as possible between the xHB and xHS pins. The etch connections must be short, wide, and direct. The use of a ground plane to minimize connection impedance is recommended. Refer to the "Grounding, Component Placement and Circuit Layout" sub-section for more information.

The voltage on the bootstrap capacitor drops each time it delivers charge to turn on the MOSFET. The voltage drop depends on the gate charge required by the MOSFET. Most MOSFET specifications specify gate charge versus  $V_{GS}$  voltage. Based on this information and a recommended  $\Delta V_{HB}$  of less than 0.1V, the minimum value of bootstrap capacitance is calculated as:

$$C_B \ge \frac{Q_{GATE}}{\Delta V_{HB}}$$
 Eq. 10

Where:

 $Q_{GATE}$  = Total gate charge at V<sub>HB</sub>.

 $\Delta$ VHB = Voltage drop at the HB pin.

If the high-side MOSFET is not switched but held in an on state, the voltage in the bootstrap capacitor will drop due to leakage current that flows from the HB pin to ground. This current is specified in the EC table. In this case, the value of  $C_B$  is calculated as:

$$C_{B} \geq \frac{I_{HBS} \times t_{ON}}{\Delta V_{HB}}$$
 Eq. 11

Where:

 $I_{HBS}$  = Maximum xHB pin leakage current.

 $t_{ON}$  = maximum high-side FET on-time.

The larger value of  $C_B$  from Equation 10 or Equation 11 should be used.

#### Grounding, Component Placement and Circuit Layout

Nanosecond switching speeds and ampere peak currents in and around the MIC4607 driver require proper placement and trace routing of all components. Improper placement may cause degraded noise immunity, false switching, excessive ringing, or circuit latch-up.

Figure 19 shows the critical current paths of the high- and low-side driver when their outputs go high and turn on the external MOSFETs. It also helps demonstrate the need for a low impedance ground plane. Charge needed to turn-on the MOSFET gates comes from the decoupling capacitors  $C_{VDD}$  and  $C_B$ . Current in the low-side gate driver flows from  $C_{VDD}$  through the internal driver, into the MOSFET gate, and out the source. The return connection back to the decoupling capacitor is made through the ground plane. Any inductance or resistance in the ground return path causes a voltage spike or ringing to appear on the source of the MOSFET. This voltage works against the gate drive voltage and can either slow down or turn off the MOSFET during the period when it should be turned on.

Current in the high-side driver is sourced from capacitor  $C_B$  and flows into the xHB pin and out the xHO pin, into the gate of the high side MOSFET. The return path for the current is from the source of the MOSFET and back to capacitor  $C_B$ . The high-side circuit return path usually does not have a low-impedance ground plane so the etch connections in this critical path should be short and wide to minimize parasitic inductance. As with the low-side circuit, impedance between the MOSFET source and the decoupling capacitor causes negative voltage feedback that fights the turn-on of the MOSFET.

It is important to note that capacitor CB must be placed close to the xHB and xHS pins. This capacitor not only provides all the energy for turn-on but it must also keep xHB pin noise and ripple low for proper operation of the high-side drive circuitry.



Figure 19. Turn-On Current Paths

Figure 20 shows the critical current paths when the driver outputs go low and turn off the external MOSFETs. Short, low-impedance connections are important during turn-off for the same reasons given in the turn-on explanation. Current flowing through the internal diode replenishes charge in the bootstrap capacitor,  $C_B$ .



Figure 20. Turn-Off Current Paths

### **Motor Applications**

Figure 21 illustrates an automotive motor application. The 12V battery input voltage can see peaks as high as 60V during a load dump event. The 85V-rated MIC4607drives 6 MOSFETs that provide power to the BLDC motor.

A current-sense resistor senses the peak motor current. The voltage across this resistor is monitored by the OC circuit in the MIC4607, which provides overcurrent protection for the application. The 120V rating of the MIC5281 series of LDOs provide input surge voltage protection, while regulating the battery voltage down to 3.3V and 10V - 12V for the microcontroller and gate driver respectively. This circuit can also be used for power tool applications, where the battery voltage carries high-voltage peaks and surges.

Figure 22 is a block diagram for a 24V motor drive application. The regulated 24V bus allows the use of lower input voltage LDOs, such as the MIC5239-3.3 and MIC5234. This circuit configuration can be used in industrial applications.

Figure 22 illustrates an off-line motor application. Adding an off-line power supply to the front end allow the MIC4607 to be used in applications such as blenders and other small white goods as well as ceiling fan applications. The circuit consists of an MIC38C44 based AC/DC power supply, that is used to generate 24VDC to power a BLDC motor. The MIC4607 drives the six MOSFETs that provide power to the motor.

The MIC4607 can also be used in low and mid-voltage inverter applications. Figure 24 shows how power generated by a spinning (or breaking) motor can be used to generate DC power to a load or provide power for battery-charging applications.



Figure 21. Automotive or Power Tool Application

Downloaded from Arrow.com.







Figure 23. Blender Motor Drive Application Diagram



Figure 24. Three-Phase Synchronous Rectification



## Typical Application Schematic (MIC4607-1 Version, HI/LI Inputs)

MIC4607-1 Version, HI/LI Inputs



## Typical Application Schematic (Continued) (MIC4607-2 Version, PWM Inputs)

MIC4607-2 Version, PWM Inputs

### **Bill of Materials**

| Item                                     | Part Number         | Manufacturer                 | Description                                                          | Qty. |
|------------------------------------------|---------------------|------------------------------|----------------------------------------------------------------------|------|
| C1, C8, C9, C11                          | 0805YD106MAT2A      | AVX <sup>(8)</sup>           | 10µF Ceramic Capacitor, 16V, X5R, Size 0805                          | 4    |
| C2                                       | 06033D105MAT2A      | AVX                          | 1µF Ceramic Capacitor, 25V, X5R, Size 0603                           | 1    |
| C3, C4, C5                               | C3225X7S2A475M200AB | TDK <sup>(9)</sup>           | 4.7µF Ceramic Capacitor, 100V, X7S, Size 1210                        | 3    |
| C6                                       | B41858-C9107-M000   | TDK                          | 100µF Aluminum Electrolytic Capacitor, 100V                          | 1    |
| C13                                      | 06035C333MAT2A      | AVX                          | 33nF Ceramic Capacitor, 50V, X7R, Size 0603                          | 1    |
| C17                                      | 06035C102MAT2A      | AVX                          | 1nF Ceramic Capacitor, 50V, X7R, Size 0603                           | 1    |
| Q1, Q2, Q3, Q4, Q5,<br>Q6                | AM7414NA            | Analog Power <sup>(10)</sup> | N-Channel MOSFET, 100V                                               | 6    |
| R1, R4, R5, R6, R7,<br>R8, R18, R19, R20 | CRCW06030000FRT1    | Vishay <sup>(11)</sup>       | 0Ω, Size 0603                                                        | 9    |
| R9, R10, R11                             | CRCW06034R99FRT1    | Vishay                       | 4.99Ω, 1%, Size 0603                                                 | 3    |
| R13                                      | CRCW06034990FRT1    | Vishay                       | 499Ω, 1%, Size 0603                                                  | 1    |
| R2, R3                                   | CRCW06031003FRT1    | Vishay                       | 100kΩ, 1%, Size 0603                                                 | 2    |
| R12, R14                                 | ERJ-L14KF50MU       | Panasonic <sup>(12)</sup>    | 0.05Ω, 1W, Size 1210                                                 | 2    |
| R15, R16, R17                            | CRCW06033R01FRT1    | Vishay                       | 3.01Ω, 1%, Size 0603                                                 | 3    |
| D1, D2, D3                               | SD103BWS            | Diodes, Inc. <sup>(13)</sup> | Schottky Diode, 30V, 350mA, SOD-323                                  | 3    |
|                                          | MIC4607-1YML        | (14)                         | 85V, Three-Phase MOSFET Driver with                                  |      |
| U1                                       | MIC4607-2YML        | Micrel, Inc. <sup>(14)</sup> | Adaptive Dead-Time, Anti-Shoot-Through and<br>Overcurrent Protection | 1    |

Notes:

8. AVX: <u>www.avx.com</u>.

9. TDK: <u>www.tdk.com</u>.

10. Analog Power: <u>www.analogpowerinc.com</u>.

11. Vishay: <u>www.vishay.com</u>.

12. Panasonic: www.industrial.panasonic.com.

13. Diodes, Inc.: <u>www.diodes.com</u>.

14. Micrel, Inc.: <u>www.micrel.com</u>.

### **PCB Layout Recommendations**



Top Layer



**Bottom Layer** 

## Package Information and Recommended Land Pattern<sup>(15)</sup>



#### 28-Pin 4mm × 5mm QFN (ML)

#### Note:

15. Package information is correct as of the publication date. For updates and most current information, go to www.micrel.com.

## Package Information and Recommended Land Pattern<sup>(15)</sup> (Continued)



28-Pin TSSOP (TS)

#### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA

TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com

Micrel, Inc. is a leading global manufacturer of IC solutions for the worldwide high performance linear and power, LAN, and timing & communications markets. The Company's products include advanced mixed-signal, analog & power semiconductors; high-performance communication, clock management, MEMs-based clock oscillators & crystal-less clock generators, Ethernet switches, and physical layer transceiver ICs. Company customers include leading manufacturers of enterprise, consumer, industrial, mobile, telecommunications, automotive, and computer products. Corporation headquarters and state-of-the-art wafer fabrication facilities are located in San Jose, CA, with regional sales and support offices and advanced technology design centers situated throughout the Americas, Europe, and Asia. Additionally, the Company maintains an extensive network of distributors and reps worldwide.

Micrel makes no representations or warranties with respect to the accuracy or completeness of the information furnished in this datasheet. This information is not intended as a warranty and Micrel does not assume responsibility for its use. Micrel reserves the right to change circuitry, specifications and descriptions at any time without notice. No license, whether express, implied, arising by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Micrel's terms and conditions of sale for such products, Micrel assumes no liability whatsoever, and Micrel disclaims any express or implied warranty relating to the sale and/or use of Micrel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale.

© 2015 Micrel, Incorporated.