# PIN ASSIGNMENT IN 1 1 0 14 V<sub>DD</sub> OUT 1 1 2 13 1 IN 6

# **LOGIC DIAGRAM**



 $V_{DD} = PIN 14$  $V_{SS} = PIN 7$ 

### **EQIVALENT CIRCUIT SCHEMATIC**

(1/6 OF CIRCUIT SHOWN)



### **ORDERING INFORMATION**

| Device        | Package                | Shipping <sup>†</sup> |
|---------------|------------------------|-----------------------|
| MC14584BCP    | PDIP-14                |                       |
| MC14584BCPG   | PDIP-14<br>(Pb-Free)   | 25 Units / Rail       |
| MC14584BD     | SOIC-14                |                       |
| MC14584BDG    | SOIC-14<br>(Pb-Free)   | 55 Units / Rail       |
| MC14584BDR2   | SOIC-14                |                       |
| MC14584BDR2G  | SOIC-14<br>(Pb-Free)   | 2500 / Tape & Reel    |
| MC14584BDTR2  | TSSOP-14*              | 1                     |
| MC14584BDTR2G | TSSOP-14*              | 1                     |
| MC14584BF     | SOEIAJ-14              |                       |
| MC14584BFG    | SOEIAJ-14<br>(Pb-Free) | 50 Units / Rail       |
| MC14584BFEL   | SOEIAJ-14              |                       |
| MC14584BFELG  | SOEIAJ-14<br>(Pb-Free) | 2000 / Tape & Reel    |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>This package is inherently Pb-Free.

# **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                                   |           |                               | V <sub>DD</sub>        | - 55                              | 5°C                  |                                   | 25°C                                            |                      | 125                               | 5°C                  |      |
|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------------------------|------------------------|-----------------------------------|----------------------|-----------------------------------|-------------------------------------------------|----------------------|-----------------------------------|----------------------|------|
| Characterist                                                                                                                                      | tic       | Symbol                        | Vdc                    | Min                               | Max                  | Min                               | Typ <sup>(2)</sup>                              | Max                  | Min                               | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub>                                                                                               | "0" Level | V <sub>OL</sub>               | 5.0<br>10<br>15        | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0<br>0<br>0                                     | 0.05<br>0.05<br>0.05 | -<br>-<br>-                       | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0                                                                                                                               | "1" Level | V <sub>OH</sub>               | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | 5.0<br>10<br>15                                 | -<br>-<br>-          | 4.95<br>9.95<br>14.95             | -<br>-<br>-          | Vdc  |
| Output Drive Current $ (V_{OH} = 2.5 \text{ Vdc}) $ $ (V_{OH} = 4.6 \text{ Vdc}) $ $ (V_{OH} = 9.5 \text{ Vdc}) $ $ (V_{OH} = 13.5 \text{ Vdc}) $ | Source    | I <sub>OH</sub>               | 5.0<br>5.0<br>10<br>15 | - 3.0<br>- 0.64<br>- 1.6<br>- 4.2 | -<br>-<br>-          | - 2.4<br>- 0.51<br>- 1.3<br>- 3.4 | - 4.2<br>- 0.88<br>- 2.25<br>- 8.8              | -<br>-<br>-<br>-     | - 1.7<br>- 0.36<br>- 0.9<br>- 2.4 | -<br>-<br>-          | mAdc |
| (V <sub>OL</sub> = 0.4 Vdc)<br>(V <sub>OL</sub> = 0.5 Vdc)<br>(V <sub>OL</sub> = 1.5 Vdc)                                                         | Sink      | I <sub>OL</sub>               | 5.0<br>10<br>15        | 0.64<br>1.6<br>4.2                | -<br>-<br>-          | 0.51<br>1.3<br>3.4                | 0.88<br>2.25<br>8.8                             | -<br>-<br>-          | 0.36<br>0.9<br>2.4                | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                                     |           | I <sub>in</sub>               | 15                     | _                                 | ±0.1                 | -                                 | ±0.00001                                        | ±0.1                 | _                                 | ±1.0                 | μAdc |
| Input Capacitance<br>(V <sub>in</sub> = 0)                                                                                                        |           | C <sub>in</sub>               | -                      | _                                 | -                    | -                                 | 5.0                                             | 7.5                  | _                                 | _                    | pF   |
| Quiescent Current<br>(Per Package)                                                                                                                |           | I <sub>DD</sub>               | 5.0<br>10<br>15        | -<br>-<br>-                       | 0.25<br>0.5<br>1.0   | -<br>-<br>-                       | 0.0005<br>0.0010<br>0.0015                      | 0.25<br>0.5<br>1.0   | -<br>-<br>-                       | 7.5<br>15<br>30      | μAdc |
| Total Supply Current <sup>(3)</sup> (Dynamic plus Quie Per Package) (C <sub>L</sub> = 50 pF on all o buffers switching)                           | scent,    | I <sub>T</sub>                | 5.0<br>10<br>15        |                                   |                      | $I_T = (3$                        | I.8 μΑ/kHz) f<br>3.6 μΑ/kHz) f<br>5.4 μΑ/kHz) f | + I <sub>DD</sub>    |                                   |                      | μAdc |
| Hysteresis Voltage                                                                                                                                |           | V <sub>H</sub> <sup>(5)</sup> | 5.0<br>10<br>15        | 0.27<br>0.36<br>0.77              | 1.0<br>1.3<br>1.7    | 0.25<br>0.3<br>0.6                | 0.6<br>0.7<br>1.1                               | 1.0<br>1.2<br>1.5    | 0.21<br>0.25<br>0.50              | 1.0<br>1.2<br>1.4    | Vdc  |
| Threshold Voltage<br>Positive–Going                                                                                                               |           | V <sub>T+</sub>               | 5.0<br>10<br>15        | 1.9<br>3.4<br>5.2                 | 3.5<br>7.0<br>10.6   | 1.8<br>3.3<br>5.2                 | 2.7<br>5.3<br>8.0                               | 3.4<br>6.9<br>10.5   | 1.7<br>3.2<br>5.2                 | 3.4<br>6.9<br>10.5   | Vdc  |
| Negative-Going                                                                                                                                    |           | V <sub>T</sub>                | 5.0<br>10<br>15        | 1.6<br>3.0<br>4.5                 | 3.3<br>6.7<br>9.7    | 1.6<br>3.0<br>4.6                 | 2.1<br>4.6<br>6.9                               | 3.2<br>6.7<br>9.8    | 1.5<br>3.0<br>4.7                 | 3.2<br>6.7<br>9.9    | Vdc  |

<sup>2.</sup> Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

where:  $I_T$  is in  $\mu A$  (per package),  $C_L$  in pF, V = ( $V_{DD} - V_{SS}$ ) in volts, f in kHz is input frequency, and k = 0.001.

5.  $V_H = V_{T_+} - V_{T_-}$  (But maximum variation of  $V_H$  is specified as less than  $V_{T_+ max} - V_{T_- min}$ ).

# **SWITCHING CHARACTERISTICS** ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ )

| Characteristic         | Symbol                              | V <sub>DD</sub><br>Vdc | Min | Typ <sup>(6)</sup> | Max | Unit |
|------------------------|-------------------------------------|------------------------|-----|--------------------|-----|------|
| Output Rise Time       | t <sub>TLH</sub>                    | 5.0                    | _   | 100                | 200 | ns   |
|                        |                                     | 10                     | _   | 50                 | 100 |      |
|                        |                                     | 15                     | -   | 40                 | 80  |      |
| Output Fall Time       | t <sub>THL</sub>                    | 5.0                    | _   | 100                | 200 | ns   |
|                        |                                     | 10                     | _   | 50                 | 100 |      |
|                        |                                     | 15                     | _   | 40                 | 80  |      |
| Propagation Delay Time | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0                    | _   | 125                | 250 | ns   |
|                        |                                     | 10                     | -   | 50                 | 100 |      |
|                        |                                     | 15                     | -   | 40                 | 80  |      |

6. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

<sup>3.</sup> The formulas given are for the typical characteristics only at 25°C.
4. To calculate total supply current at loads other than 50 pF:



Figure 1. Switching Time Test Circuit and Waveforms



- (a) Schmitt Triggers will square up inputs with slow rise and fall times.
- (b) A Schmitt trigger offers maximum noise immunity in gate applications.

 $V_{DD}$ 

 $V_{SS}$ 

- V<sub>OH</sub>

 $V_{OL}$ 

Figure 2. Typical Schmitt Trigger Applications



Figure 3. Typical Transfer Characteristics

# **PACKAGE DIMENSIONS**

PDIP-14 CASE 646-06 ISSUE P



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.
  3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
  4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.
  5. ROUNDED CORNERS OPTIONAL.

|     | INC     | HES   | MILLIN   | IETERS |  |
|-----|---------|-------|----------|--------|--|
| DIM | MIN MAX |       | MIN      | MAX    |  |
| Α   | 0.715   | 0.770 | 18.16    | 19.56  |  |
| В   | 0.240   | 0.260 | 6.10     | 6.60   |  |
| С   | 0.145   | 0.185 | 3.69     | 4.69   |  |
| D   | 0.015   | 0.021 | 0.38     | 0.53   |  |
| F   | 0.040   | 0.070 | 1.02     | 1.78   |  |
| G   | 0.100   | BSC   | 2.54 BSC |        |  |
| Н   | 0.052   | 0.095 | 1.32     | 2.41   |  |
| J   | 0.008   | 0.015 | 0.20     | 0.38   |  |
| K   | 0.115   | 0.135 | 2.92     | 3.43   |  |
| L   | 0.290   | 0.310 | 7.37     | 7.87   |  |
| М   |         | 10 °  |          | 10 °   |  |
| N   | 0.015   | 0.039 | 0.38     | 1.01   |  |

### PACKAGE DIMENSIONS

SOIC-14 CASE 751A-03 **ISSUE H** 



- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.

  2. CONTROLLING DIMENSION: MILLIMETER.

  3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.

  4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIN | IETERS | INCHES    |       |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 8.55   | 8.75   | 0.337     | 0.344 |  |
| В   | 3.80   | 4.00   | 0.150     | 0.157 |  |
| С   | 1.35   | 1.75   | 0.054     | 0.068 |  |
| D   | 0.35   | 0.49   | 0.014     | 0.019 |  |
| F   | 0.40   | 1.25   | 0.016     | 0.049 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| J   | 0.19   | 0.25   | 0.008     | 0.009 |  |
| K   | 0.10   | 0.25   | 0.004     | 0.009 |  |
| М   | 0 °    | 7 °    | 0 °       | 7 °   |  |
| Р   | 5.80   | 6.20   | 0.228     | 0.244 |  |
| B   | 0.25   | 0.50   | 0.010     | 0.010 |  |

# **SOLDERING FOOTPRINT\***



DIMENSIONS: MILLIMETERS

<sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### PACKAGE DIMENSIONS

## TSSOP-14 CASE 948G-01 **ISSUE B**



- NOTES:
  1. DIMENSIONING AND TOLERANCING PER

  - 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
    2. CONTROLLING DIMENSION: MILLIMETER.
    3. DIMENSION A DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
    4. DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
    5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. SHALL DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. CONDITION.
    6. TERMINAL NUMBERS ARE SHOWN FOR
  - REFERENCE ONLY.

    7. DIMENSION A AND B ARE TO BE

| Ð |     |        | 1 4 1 1 1 4 | нил Р     | <del>^\/</del> |  |
|---|-----|--------|-------------|-----------|----------------|--|
| ۲ |     | MILLIN | IETERS      | INCHES    |                |  |
| L | DIM | MIN    | MAX         | MIN       | MAX            |  |
|   | Α   | 4.90   | 5.10        | 0.193     | 0.200          |  |
|   | В   | 4.30   | 4.50        | 0.169     | 0.177          |  |
|   | С   |        | 1.20        |           | 0.047          |  |
| L | D   | 0.05   | 0.15        | 0.002     | 0.006          |  |
| L | F   | 0.50   | 0.75        | 0.020     | 0.030          |  |
|   | G   | 0.65   | BSC         | 0.026 BSC |                |  |
|   | Н   | 0.50   | 0.60        | 0.020     | 0.024          |  |
| L | J   | 0.09   | 0.20        | 0.004     | 0.008          |  |
| L | J1  | 0.09   | 0.16        | 0.004     | 0.006          |  |
| L | Κ   | 0.19   | 0.30        | 0.007     | 0.012          |  |
|   | K1  | 0.19   | 0.25        | 0.007     | 0.010          |  |
|   | L   | 6.40   |             | 0.252 BSC |                |  |
| Г | м   | 0 °    | Q °         | 0 °       | Qο             |  |

### **SOLDERING FOOTPRINT\***



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

### PACKAGE DIMENSIONS

SOEIAJ-14 CASE 965-01 **ISSUE A** 



### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS AND ARE
  MEASURED AT THE PARTING LINE. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- TERMINAL NUMBERS ARE SHOWN FOR REFERENCE ONLY.
- THE LEAD WIDTH DIMENSION (b) DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE LEAD WIDTH DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. MINIMUM SPACE BETWEEN PROTRUSIONS AND ADJACENT LEAD TO BE 0.46 ( 0.018).

|                | MILLIN   | IETERS | INCHES    |       |  |
|----------------|----------|--------|-----------|-------|--|
| DIM            | MIN      | MAX    | MIN       | MAX   |  |
| Α              |          | 2.05   |           | 0.081 |  |
| A <sub>1</sub> | 0.05     | 0.20   | 0.002     | 0.008 |  |
| b              | 0.35     | 0.50   | 0.014     | 0.020 |  |
| C              | 0.10     | 0.20   | 0.004     | 0.008 |  |
| D              | 9.90     | 10.50  | 0.390     | 0.413 |  |
| Ε              | 5.10     | 5.45   | 0.201     | 0.215 |  |
| е              | 1.27 BSC |        | 0.050 BSC |       |  |
| HE             | 7.40     | 8.20   | 0.291     | 0.323 |  |
| 0.50           | 0.50     | 0.85   | 0.020     | 0.033 |  |
| LE             | 1.10     | 1.50   | 0.043     | 0.059 |  |
| M              | 0 °      | 10°    | 0 °       | 10°   |  |
| $Q_1$          | 0.70     | 0.90   | 0.028     | 0.035 |  |
| Z              |          | 1.42   |           | 0.056 |  |

ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

### **PUBLICATION ORDERING INFORMATION**

### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA

Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center Phone: 81-3-5773-3850

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

MC14584B/D