### 75MHz, Serial Peripheral Interface Flash Memory Features ### **Contents** | Functional Description | . 5 | |--------------------------------------------------|-----| | Signal Descriptions | . 7 | | Configuration and Memory Map | . 8 | | Memory Configuration and Block Diagram | . 8 | | Memory Map – 4Mb Density | . 9 | | Operating Features Overview | 10 | | Sharing the Overhead of Modifying Data | | | Easy Method to Modify Data | | | Fast Method to Modify Data | | | Polling During a WRITE, PROGRAM, or ERASE Cycle | | | Reset | | | Active Power, Standby Power, and Deep Power-Down | | | Status Register | | | Protection Modes | | | Serial Peripheral Interface Modes | | | Command Set Overview | | | WRITE ENABLE | | | WRITE DISABLE | | | READ IDENTIFICATION | | | READ STATUS REGISTER | | | WIP Bit | | | WEL Bit | | | READ DATA BYTES | | | READ DATA BYTES at HIGHER SPEED | | | PAGE WRITE | | | PAGE PROGRAM | | | PAGE ERASE | | | SECTOR ERASE | 27 | | DEEP POWER-DOWN | | | RELEASE from DEEP POWER-DOWN | | | Electrical Characteristics | | | Maximum Ratings and Operating Conditions | | | AC Characteristics | | | Package Information | | | Device Ordering Information | | | Standard Parts | | | Revision History | | | Rev. D – 08/15 | | | Rev. C – 03/14 | | | Rev. B – 06/13 | | | Rev A = 05/13 | 42 | # 75MHz, Serial Peripheral Interface Flash Memory Features # **List of Figures** | | Logic Diagram | | |------------|--------------------------------------------------|-----| | Figure 2: | Pin Connections: VFQFPN and SO | . 6 | | Figure 3: | Block Diagram | . 8 | | Figure 4: | Bus Master and Memory Devices on the SPI Bus | 14 | | Figure 5: | SPI Modes | 14 | | Figure 6: | WRITE ENABLE Command Sequence | 17 | | Figure 7: | WRITE DISABLE Command Sequence | 18 | | Figure 8: | READ IDENTIFICATION Command Sequence | 20 | | Figure 9: | READ STATUS REGISTER Command Sequence | 20 | | | Status Register Format | | | | READ DATA BYTES Command Sequence | | | Figure 12: | READ DATA BYTES at HIGHER SPEED Command Sequence | 23 | | Figure 13: | PAGE WRITE Command Sequence | 24 | | Figure 14: | PAGE PROGRAM Command Sequence | 25 | | Figure 15: | SECTOR ERASE Command Sequence | 26 | | Figure 16: | SECTOR ERASE Command Sequence | 27 | | | DEEP POWER-DOWN Command Sequence | | | Figure 18: | RELEASE from DEEP POWER-DOWN Command Sequence | 29 | | Figure 19: | AC Measurement I/O Waveform | 32 | | | Serial Input Timing | | | Figure 21: | Write Protect Setup and Hold Timing | 36 | | Figure 22: | Output Timing | 37 | | 0 | Reset AC Waveforms | | | U | VFQFPN8 (MLP8) 6mm x 5mm | | | Figure 25: | SO8N 150 mils Body Width | 39 | | Figure 26. | SO8W 208 mils Rody Width | 4۸ | ### 75MHz, Serial Peripheral Interface Flash Memory Features ### **List of Tables** | Table 1: S | Signal Names | Ę | |------------|---------------------------------------|----| | Table 2: S | Signal Descriptions | 7 | | Table 3: 5 | Sectors[7:0] | ç | | Table 4: 5 | SPI Modes | 13 | | Table 5: ( | Command Set Codes | 16 | | Table 6: 1 | READ IDENTIFICATION Data-Out Sequence | 19 | | | DC Current Specifications | | | Table 8: 1 | DC Voltage Specifications | 3( | | Table 9: A | Absolute Maximum Ratings | 3] | | | Operating Conditions | | | Table 11: | AC Measurement Conditions | 32 | | Table 12: | Capacitance | 32 | | Table 13: | AC Specifications (50 MHz) | 33 | | | AC Specifications (75MHz) | | | Table 15: | Reset Specifications | 35 | | Table 16: | Part Number Information Scheme | 41 | # **Functional Description** The M45PE40 is a 4Mb (512Kb x 8) serial Flash memory device accessed by a high-speed, SPI-compatible bus. The memory can be written or programmed 1 to 256 bytes at a time using the PAGE WRITE or PAGE PROGRAM command. The PAGE WRITE command consists of an integrated PAGE ERASE cycle followed by a PAGE PROGRAM cycle. The memory is organized as 8 sectors, each containing 256 pages. Each page is 256 bytes wide. The entire memory can be viewed as consisting of 2048 pages, or 524,288 bytes. The memory can be erased one page at a time using the PAGE ERASE command or one sector at a time using the SECTOR ERASE command. Figure 1: Logic Diagram **Table 1: Signal Names** | Signal Name | Function | Direction | |-----------------|--------------------|-----------| | С | Serial clock | Input | | DQ0 | Serial data input | Input | | DQ1 | Serial data output | Output | | S# | Chip select | Input | | W# | Write protect | Input | | RESET# | Reset | Input | | V <sub>CC</sub> | Supply voltage | _ | | V <sub>SS</sub> | Ground | _ | Figure 2: Pin Connections: VFQFPN and SO There is an exposed central pad on the underside of the VFQFPN package that is pulled internally to $V_{SS}$ and must not be connected to any other voltage or signal line on the PCB. The Package Information section provides details about package dimensions and how to identify pin 1. # **Signal Descriptions** #### **Table 2: Signal Descriptions** | Signal | Туре | Description | |-----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DQ0 | Input | <b>Serial data:</b> Transfers data serially into the device. DQ0 receives commands, addresses, and data to be programmed. Values are latched on the rising edge of serial clock (C). | | С | Input | <b>Clock:</b> Provides timing for the serial interface. Commands, addresses, or data present at serial data input (DQ0) is latched on the rising edge of serial clock (C). Data on DQ1 changes after the falling edge of C. | | S# | Input | <b>Chip select:</b> When S# is HIGH, the device is deselected and DQ1 is High-Z. Unless an internal READ, PROGRAM, ERASE, or WRITE cycle is in progress, the device will be in the standby power mode (not deep power-down mode). Driving S# LOW enables the device, placing it in the active power mode. After power-up, a falling edge on S# is required prior to the start of any command. | | RESET# | Input | <b>Reset:</b> Provides a hardware reset for the memory. When RESET# is driven HIGH, the device is in the normal operating mode. When RESET# is driven LOW, the device enters the reset mode. In reset mode, the output is High-Z. Driving RESET# LOW while an internal operation is in progress affects the WRITE, PROGRAM, or ERASE cycle, and data may be lost. | | W# | Input | <b>Write protect:</b> Places the device in hardware protected mode when connected to $V_{SS}$ , causing the first 256 pages of memory to become read-only, protected from WRITE, PROGRAM, and ERASE operations. When W# is connected to $V_{CC}$ , the first 256 pages of memory behave like the other pages. | | DQ1 | Output | <b>Serial data:</b> Transfers data serially out of the device. Data is shifted out on the falling edge of the serial clock (C). | | V <sub>CC</sub> | Supply | Supply voltage: 2.7–3.6V | | V <sub>SS</sub> | Supply | <b>Ground:</b> Reference for V <sub>CC</sub> . | # **Configuration and Memory Map** ### **Memory Configuration and Block Diagram** Each page of memory can be individually programmed; bits are programmed from 1 to 0 and when written to are changed to either 0 or 1. The device is sector- and page-erasable; bits are erased from 0 to 1. The memory is configured as follows: - 524,288 bytes (8 bits each) - 8 sectors (512Kb, 65KB each) - 2048 pages (256 bytes each) Figure 3: Block Diagram ### **Memory Map - 4Mb Density** #### Table 3: Sectors[7:0] | | Address Range | | | |--------|---------------|------------|--| | Sector | Start | End | | | 7 | 0007 0000h | 0007 FFFFh | | | 6 | 0006 0000h | 0006 FFFFh | | | 5 | 0005 0000h | 0005 FFFFh | | | 4 | 0004 0000h | 0004 FFFFh | | | 3 | 0003 0000h | 0003 FFFFh | | | 2 | 0002 0000h | 0002 FFFFh | | | 1 | 0001 0000h | 0001 FFFFh | | | 0 | 0000 0000h | 0000 FFFFh | | #### 75MHz, Serial Peripheral Interface Flash Memory Operating Features Overview ### **Operating Features Overview** ### **Sharing the Overhead of Modifying Data** To write or program 1 or more data bytes, two commands are required: WRITE ENABLE which is 1 byte, and a PAGE WRITE or PAGE PROGRAM command sequence, which consists of 4 bytes plus data. This is followed by the internal cycle of duration <sup>t</sup>PW or <sup>t</sup>PP. To share this overhead, the PAGE WRITE or PAGE PROGRAM command allows up to 256 bytes to be programmed (changing bits from 1 to 0) or written (changing bits to 0 or 1) at a time, provided that they lie in consecutive addresses on the same page of memory. #### **Easy Method to Modify Data** The PAGE WRITE command provides a convenient way of modifying data (up to 256 contiguous bytes at a time) and requires the start address and the new data in the instruction sequence. The PAGE WRITE command is entered by driving chip select (S#) LOW, and then transmitting the instruction byte, 3 address bytes A[23:0] and at least 1 data byte, and then driving S# HIGH. While S# is being held LOW, the data bytes are written to the data buffer, starting at the address given in the third address byte A[7:0]. When S# is driven HIGH, the WRITE cycle starts. The remaining unchanged bytes of the data buffer are automatically loaded with the values of the corresponding bytes of the addressed memory page. The addressed memory page is then automatically put into an ERASE cycle. Finally, the addressed memory page is programmed with the contents of the data buffer. All of this buffer management is handled internally, and is transparent to the user. The user may alter the contents of the memory on a byte-by-byte basis. For optimized timings, it is recommended to use the PAGE WRITE command to write all consecutive targeted bytes in a single sequence versus using several PAGE WRITE sequences with each containing only a few bytes. # **Fast Method to Modify Data** The PAGE PROGRAM command provides a fast way of modifying data (up to 256 contiguous bytes at a time), provided that it only involves resetting bits to 0 that had previously been set to 1. This might be: - When the designer is programming the device for the first time. - When the designer knows that the page has already been erased by an earlier PAGE ERASE or SECTOR ERASE command. This is useful, for example, when storing a fast stream of data, having first performed the erase cycle when time was available. - When the designer knows that the only changes involve resetting bits to 0 that are still set to 1. When this method is possible, it has the additional advantage of minimizing the number of unnecessary ERASE operations and the extra stress incurred by each page. For optimized timings, it is recommended to use the PAGE PROGRAM command to program all consecutive targeted bytes in a single sequence versus using several PAGE PROGRAM sequences with each containing only a few bytes. #### 75MHz, Serial Peripheral Interface Flash Memory Operating Features Overview #### Polling During a WRITE, PROGRAM, or ERASE Cycle The following commands can be completed faster by not waiting for the worst-case delay (tW, tPP, tPE, tBE, or tSE). The write in progress (WIP) bit is provided in the status register so that the application program can monitor this bit in the status register, polling it to establish when the previous WRITE, PROGRAM, or ERASE cycle is complete. #### Reset An internal power-on reset circuit helps protect against inadvertent data writes. Additional protection is provided by driving RESET# LOW during the power-on process, and driving it HIGH only when $V_{CC}$ has reached the correct voltage level, $V_{CC,min}$ . #### **Active Power, Standby Power, and Deep Power-Down** When chip select (S#) is LOW, the device is selected and in the active power mode. When S# is HIGH, the device is deselected, but could remain in the active power mode until all internal cycles have completed (PROGRAM, ERASE, WRITE). The device then goes in to the standby power mode, and power consumption drops to $I_{\rm CC1}$ . The deep power-down mode is entered when the DEEP POWER-DOWN command is executed. The device power consumption drops further to $I_{CC2}$ . The device remains in this mode until the RELEASE FROM DEEP POWER-DOWN command is executed. While in the deep power-down mode, the device ignores all WRITE, PROGRAM, and ERASE commands. This provides an extra software protection mechanism when the device is not in active use, by protecting the device from inadvertent WRITE, PROGRAM, or ERASE operations. For further information, see the DEEP POWER-DOWN section. #### **Status Register** The status register contains a number of status bits that can be read by the READ STATUS REGISTER (RDSR) command. For a detailed description of the status register bits, see the READ STATUS REGISTER section. #### **Protection Modes** Nonvolatile memory is used in environments that can include excessive noise. The following capabilities help protect data in these noisy environments. Power-on reset and an internal timer (<sup>t</sup>PUW) can provide protection against inadvertent changes while the power supply is outside the operating specification. WRITE, PROGRAM, and ERASE commands are checked before they are accepted for execution to ensure they consist of a number of clock pulses that is a multiple of eight. All commands that modify data must be preceded by a WRITE ENABLE command to set the write enable latch (WEL) bit. This bit is returned to its reset state by the following events. - Power-up - Reset (RESET#) driven LOW - WRITE DISABLE command completion - PAGE WRITE command completion - PAGE PROGRAM command completion #### 75MHz, Serial Peripheral Interface Flash Memory Operating Features Overview - PAGE ERASE command completion - SECTOR EASE command completion The hardware-protected mode is entered when W# is driven LOW, causing the first 256 pages of memory to become read-only. When W# is driven HIGH, the first 256 pages of memory behave like the other pages of memory. The RESET# signal can be driven LOW to freeze and reset the internal logic. In addition to the low power-consumption feature, deep power-down mode offers extra software protection from inadvertent WRITE, PROGRAM, and ERASE commands while the device is not in active use. #### 75MHz, Serial Peripheral Interface Flash Memory Serial Peripheral Interface Modes ### **Serial Peripheral Interface Modes** The device can be driven by a microcontroller while its serial peripheral interface is in either of the two modes shown in the following table. The difference between the two modes is the clock polarity when the bus master is in standby mode and not transferring data. Input data is latched in on the rising edge of the clock, and output data is available from the falling edge of the clock. #### **Table 4: SPI Modes** Note 1 applies to the entire table | SPI Modes | Clock Polarity | | | |----------------------|-----------------------------------------|--|--| | CPOL = 0, $CPHA = 0$ | C remains at 0 for (CPOL = 0, CPHA = 0) | | | | CPOL = 1, CPHA = 1 | C remains at 1 for (CPOL = 1, CPHA = 1) | | | Note: 1. The listed SPI modes are supported in extended, dual, and quad SPI protocols. The following figures show an example of three memory devices in extended SPI protocol in a simple connection to an MCU on a SPI bus. Because only one device is selected at a time, that one device drives DQ1, while the other devices are High-Z. Resistors ensure that the device is not selected if the bus master leaves chip select (S#) High-Z. The bus master might enter a state in which all input/output is High-Z simultaneously, such as when the bus master is reset. Therefore, the serial clock must be connected to an external pull-down resistor so that S# is pulled HIGH while the serial clock is pulled LOW. This ensures that S# and the serial clock are not HIGH simultaneously and that $^t SHCH$ is met. The typical resistor value of $100k\Omega$ , assuming that the time constant R $\times$ Cp (Cp = parasitic capacitance of the bus line), is shorter than the time the bus master leaves the SPI bus in High-Z. **Example:** Cp = 50 pF, that is R × Cp = $5\mu$ s. The application must ensure that the bus master never leaves the SPI bus High-Z for a time period shorter than $5\mu$ s. W# and HOLD# should be driven either HIGH or LOW, as appropriate. Figure 4: Bus Master and Memory Devices on the SPI Bus Figure 5: SPI Modes #### 75MHz, Serial Peripheral Interface Flash Memory Command Set Overview #### **Command Set Overview** All commands, addresses, and data are shifted in and out of the device, most significant bit first. Serial data inputs DQ0 and DQ1 are sampled on the first rising edge of serial clock (C) after chip select (S#) is driven LOW. Then, the 1-byte command code must be shifted into the device, most significant bit first, on DQ0 and DQ1, with each bit latched on the rising edges of C. Every command sequence starts with a 1-byte command code. Depending on the command, this command code might be followed by address or data bytes, by address and data bytes, or by neither address nor data bytes. For the following commands, the shifted-in command sequence is followed by a data-out sequence. S# can be driven HIGH after any bit of the data-out sequence is being shifted out. - READ DATA BYTES (READ) - READ DATA BYTES at HIGHER SPEED - READ STATUS REGISTER For the following commands, S# must be driven HIGH exactly at a byte boundary. That is, after an exact multiple of eight clock pulses following S# being driven LOW, S# must be driven HIGH. Otherwise, the command is rejected and not executed. - PAGE WRITE - PAGE PROGRAM - PAGE ERASE - SECTOR ERASE - WRITE ENABLE - WRITE DISABLE - DEEP POWER-DOWN - RELEASE FROM DEEP POWER-DOWN All attempts to access the memory array are ignored during a WRITE STATUS REGISTER, PROGRAM, or ERASE command cycle. In addition, the internal cycle for each of these commands continues unaffected. **Table 5: Command Set Codes** | | 1-E | Byte | | Bytes | | |---------------------------------|--------------|---------|---------|-------|----------| | Command Name | | nd Code | Address | Dummy | Data | | WRITE ENABLE | 0000<br>0110 | 06h | 0 | 0 | 0 | | WRITE DISABLE | 0000<br>0100 | 04h | 0 | 0 | 0 | | READ IDENTIFICATION | 1001<br>1111 | 9Fh | 0 | 0 | 1 to 20 | | READ STATUS REGISTER | 0000<br>0101 | 05h | 0 | 0 | 1 to ∞ | | READ DATA BYTES | 0000<br>0011 | 03h | 3 | 0 | 1 to ∞ | | READ DATA BYTES at HIGHER SPEED | 0000<br>1011 | 0Bh | 3 | 1 | 1 to ∞ | | PAGE WRITE | 0000<br>1010 | 0Ah | 3 | 0 | 1 to 256 | | PAGE PROGRAM | 0000<br>0010 | 02h | 3 | 0 | 1 to 256 | | PAGE ERASE | 1101<br>1011 | DBh | 3 | 0 | 0 | | SECTOR ERASE | 1101<br>1000 | D8h | 3 | 0 | 0 | | DEEP POWER-DOWN | 1011<br>1001 | B9h | 0 | 0 | 0 | | RELEASE from DEEP POWER-DOWN | 1010<br>1011 | ABh | 0 | 0 | 0 | # 75MHz, Serial Peripheral Interface Flash Memory WRITE ENABLE #### **WRITE ENABLE** The WRITE ENABLE command sets the write enable latch (WEL) bit. The WEL bit must be set before execution of every PAGE WRITE, PAGE PROGRAM, PAGE ERASE, and SECTOR ERASE command. The WRITE ENABLE command is entered by driving chip select (S#) LOW, sending the command code, and then driving S# HIGH. **Figure 6: WRITE ENABLE Command Sequence** # 75MHz, Serial Peripheral Interface Flash Memory WRITE DISABLE #### **WRITE DISABLE** The WRITE DISABLE command resets the write enable latch (WEL) bit. The WRITE DISABLE command is entered by driving chip select (S#) LOW, sending the command code, and then driving S# HIGH. The WEL bit is reset under the following conditions: - Power-up - Completion of WRITE DISABLE operation - Completion of PAGE WRITE operation - Completion of PAGE PROGRAM operation - Completion of PAGE ERASE operation - Completion of SECTOR ERASE operation **Figure 7: WRITE DISABLE Command Sequence** # 75MHz, Serial Peripheral Interface Flash Memory READ IDENTIFICATION #### READ IDENTIFICATION The READ IDENTIFICATION command reads the following device identification data: - Manufacturer identification (1 byte): This is assigned by JEDEC. - Device identification (2 bytes): This is assigned by device manufacturer; the first byte indicates memory type, and the second byte indicates device memory capacity. - A unique ID code (UID) (17 bytes, 16 available upon customer request): The first byte contains the length of the data to follow; the remaining 16 bytes contain optional customized factory data (CFD) content. **Table 6: READ IDENTIFICATION Data-Out Sequence** | Manufacturer | Device Ide | ntification | U | ID | |----------------|-------------|-----------------|------------|-------------| | Identification | Memory Type | Memory Capacity | CFD Length | CFD Content | | 20h | 40h | 13h | 10h | 16 bytes | Note: 1. The CFD bytes are read-only and can be programmed with customer data upon demand. If customers do not make requests, the devices are shipped with all the CFD bytes programmed to 0. A READ IDENTIFICATION command is not decoded while an ERASE or PROGRAM cycle is in progress and has no effect on a cycle in progress. The device is first selected by driving chip select (S#) LOW. Then, the 8-bit command code is shifted in, and content is shifted out on serial data output (DQ1) as follows: the 24-bit device identification stored in memory, then the 8-bit CFD length, followed by 16 bytes of CFD content. Each bit is shifted out during the falling edge of the serial clock (C). The READ IDENTIFICATION command is terminated by driving S# HIGH at any time during data output. When S# is driven HIGH, the device is put in the standby power mode and waits to be selected so that it can receive, decode, and execute commands. Figure 8: READ IDENTIFICATION Command Sequence #### **READ STATUS REGISTER** The READ STATUS REGISTER command allows the status register to be read. The status register may be read at any time, even while a PROGRAM, ERASE, or WRITE STATUS REGISTER cycle is in progress. When one of these cycles is in progress, it is recommended to check the write in progress (WIP) bit before sending a new command to the device. It is also possible to read the status register continuously. **Figure 9: READ STATUS REGISTER Command Sequence** # 75MHz, Serial Peripheral Interface Flash Memory READ STATUS REGISTER **Figure 10: Status Register Format** #### **WIP Bit** The write in progress (WIP) bit is a volatile read-only bit that indicates whether the memory is busy with a WRITE, a PROGRAM, or ERASE cycle. When the WIP bit is set to 1, a cycle is in progress; when the WIP bit is set to 0, a cycle is not in progress. WIP is set and reset automatically by the internal logic of the device. #### **WEL Bit** The write enable latch (WEL) bit is a volatile read-only bit that indicates the status of the internal write enable latch. When the WEL bit is set to 1, the internal write enable latch is set; when the WEL bit is set to 0, the internal write enable latch is reset and no WRITE, PROGRAM, or ERASE command is accepted. The WEL bit is set and reset by specific commands. #### 75MHz, Serial Peripheral Interface Flash Memory READ DATA BYTES #### **READ DATA BYTES** The device is first selected by driving chip select (S#) LOW. The command code for READ DATA BYTES is followed by a 3-byte address A[23:0], with each bit latched in during the rising edge of the serial clock (C). The memory contents at that address are then shifted out on a serial data output (DQ1), with each bit shifted out at a maximum frequency $f_R$ during the falling edge of C. The first byte addressed can be at any location. The address is automatically incremented to the next-higher address after each byte of data is shifted out. Therefore, the entire memory can be read with a single READ DATA BYTES command. When the highest address is reached, the address counter rolls over to 000000h, allowing the read sequence to be continued indefinitely. The READ DATA BYTES command is terminated by driving S# HIGH. S# can be driven HIGH at any time during data output. Any READ DATA BYTES command issued while an ERASE, PROGRAM, or WRITE cycle is in progress is rejected without any effect on the cycle that is in progress. Figure 11: READ DATA BYTES Command Sequence Don't Care Notes: 1. $C_x = 7 + (A[MAX] + 1)$ . # 75MHz, Serial Peripheral Interface Flash Memory READ DATA BYTES at HIGHER SPEED #### **READ DATA BYTES at HIGHER SPEED** The device is first selected by driving chip select (S#) LOW. The command code for the READ DATA BYTES at HIGHER SPEED command is followed by a 3-byte address A[23:0] and a dummy byte, with each bit latched in during the rising edge of the serial clock (C). The memory contents at that address are then shifted out on a serial data output (DQ1) at a maximum frequency $f_{\rm C}$ , during the falling edge of C. The first byte addressed can be at any location. The address is automatically incremented to the next-higher address after each byte of data is shifted out. Therefore, the entire memory can be read with a single READ DATA BYTES at HIGHER SPEED command. When the highest address is reached, the address counter rolls over to 000000h, allowing the read sequence to be continued indefinitely. The READ DATA BYTES at HIGHER SPEED command is terminated by driving S# HIGH. S# can be driven HIGH at any time during data output. Any READ DATA BYTES at HIGHER SPEED command issued while an ERASE, PROGRAM, or WRITE cycle is in progress is rejected without any effect on the cycle that is in progress. Figure 12: READ DATA BYTES at HIGHER SPEED Command Sequence Notes: 1. $C_x = 7 + (A[MAX] + 1)$ . #### **PAGE WRITE** The PAGE WRITE command allows bytes in the memory to be programmed. Before a PAGE WRITE command can be accepted, a WRITE ENABLE command must be executed. After the WRITE ENABLE command has been decoded, the device sets the write enable latch (WEL) bit. The PAGE WRITE command is entered by driving chip select (S#) LOW, followed by the command code, 3 address bytes, and at least 1 data byte on a serial data input (DQ0). The reset of the page remains unchanged if no power failure occurs during this WRITE cycle. The PAGE WRITE command performs a PAGE ERASE cycle even if only 1 byte is updated. If the eight least-significant address bits A[7:0] are not all 0, all transmitted data that goes beyond the end of the current page is programmed from the start address of the same page; that is, from the address whose eight least-significant bits A[7:0] are all 0. S# must be driven LOW for the entire duration of the sequence. If more than 256 bytes are sent to the device, previously latched data is discarded, and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If fewer than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without any effect on the other bytes of the same page. For optimized timings, it is recommended to use the PAGE WRITE command to program all consecutive targeted bytes in a single sequence rather than to use several PAGE WRITE command sequences, each containing only a few bytes. S# must be driven HIGH after the eighth bit of the last data byte has been latched in; otherwise, the PAGE WRITE command is not executed. As soon as S# is driven HIGH, the self-timed PAGE WRITE cycle is initiated. While the PAGE WRITE cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The WIP bit is 1 during the self-timed PAGE WRITE cycle and 0 when the cycle is completed. At some unspecified time before the cycle is completed, the write enable latch (WEL) bit is reset. A PAGE WRITE command is not executed if it applies to a page that is hardware-protected. Any PAGE WRITE command while an ERASE, PROGRAM, or WRITE cycle is in progress is rejected without having any effect on the cycle that is in progress. Figure 13: PAGE WRITE Command Sequence Notes: 1. $C_x = 7 + (A[MAX] + 1)$ . 2. Address bits A[23:19] are "Don't Care" in the M25PE40. 3. 1 ≤n≤256. # 75MHz, Serial Peripheral Interface Flash Memory PAGE PROGRAM #### PAGE PROGRAM The PAGE PROGRAM command allows bytes in the memory to be programmed, which means the bits are changed from 1 to 0. Before a PAGE PROGRAM command can be accepted, a WRITE ENABLE command must be executed. After the WRITE ENABLE command has been decoded, the device sets the write enable latch (WEL) bit. The PAGE PROGRAM command is entered by driving chip select (S#) LOW, followed by the command code, 3 address bytes, and at least 1 data byte on a serial data input (DQ0). If the eight least-significant address bits A[7:0] are not all 0, all transmitted data that goes beyond the end of the current page is programmed from the start address of the same page, that is, from the address whose eight least-significant bits A[7:0] are all 0. S# must be driven LOW for the entire duration of the sequence. If more than 256 bytes are sent to the device, previously latched data is discarded, and the last 256 data bytes are guaranteed to be programmed correctly within the same page. If fewer than 256 data bytes are sent to device, they are correctly programmed at the requested addresses without any effect on the other bytes of the same page. For optimized timings, it is recommended to use the PAGE PROGRAM command to program all consecutive targeted bytes in a single sequence rather than to use several PAGE PROGRAM sequences, each containing only a few bytes. S# must be driven HIGH after the eighth bit of the last data byte has been latched in; otherwise, the PAGE PROGRAM command is not executed. As soon as S# is driven HIGH, the self-timed PAGE PROGRAM cycle is initiated; the cycles's duration is <sup>t</sup>PP. While the PAGE PROGRAM cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The WIP bit is 1 during the self-timed PAGE PROGRAM cycle and 0 when the cycle is completed. At some unspecified time before the cycle is completed, the write enable latch (WEL) bit is reset. A PAGE PROGRAM command is not executed if it applies to a page protected by all the block-protect bits. **Figure 14: PAGE PROGRAM Command Sequence** Notes: 1. Cx = 7 + (A[MAX] + 1). #### **PAGE ERASE** The PAGE ERASE command sets to 1 (FFh) all bits inside the designated page. Before the PAGE ERASE command can be accepted, a WRITE ENABLE command must have been executed previously. After the WRITE ENABLE command has been decoded, the device sets the write enable latch (WEL) bit. The PAGE ERASE command is entered by driving chip select (S#) LOW, followed by the command code and 3 address bytes on a serial data input (DQ0). Any address inside the sector is a valid address for the PAGE ERASE command. S# must be driven LOW for the entire duration of the sequence. S# must be driven HIGH after the eighth bit of the last address byte has been latched in; otherwise, the PAGE ERASE command is not executed. As soon as S# is driven HIGH, the self-timed PAGE ERASE cycle is initiated; the cycle's duration is <sup>t</sup>PE. While the PAGE ERASE cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The WIP bit is 1 during the self-timed PAGE ERASE cycle and 0 when the cycle is completed. At some unspecified time before the cycle is completed, the WEL bit is reset. A PAGE ERASE command is not executed if it applies to a page that is protected by the block-protect bits BP1 and BP0. A PAGE ERASE command issued while an ERASE, PROGRAM, or WRITE cycle is in progress is rejected without having any effect on the cycle that is in progress. **Figure 15: SECTOR ERASE Command Sequence** Notes: 1. $C_x = 7 + (A[MAX] + 1)$ . #### 75MHz, Serial Peripheral Interface Flash Memory SECTOR ERASE #### SECTOR ERASE The SECTOR ERASE command sets all bits inside the chosen sector to 1 (FFh). Before the SECTOR ERASE command can be accepted, a WRITE ENABLE command must have been executed previously. After the WRITE ENABLE command has been decoded, the device sets the write enable latch (WEL) bit. The SECTOR ERASE command is entered by driving chip select (S#) LOW, followed by the command code and 3 address bytes on a serial data input (DQ0). Any address inside the sector is a valid address for the SECTOR ERASE command. S# must be driven LOW for the entire duration of the sequence. S# must be driven HIGH after the eighth bit of the last address byte has been latched in; otherwise, the SECTOR ERASE command is not executed. As soon as S# is driven HIGH, the self-timed SECTOR ERASE cycle is initiated; the cycle's duration is <sup>t</sup>SE. While the SECTOR ERASE cycle is in progress, the status register may be read to check the value of the write in progress (WIP) bit. The WIP bit is 1 during the self-timed SECTOR ERASE cycle and 0 when the cycle is completed. At some unspecified time before the cycle is completed, the WEL bit is reset. A SECTOR ERASE command applied to a sector that contains a page that is hardware protected is not executed. Any SECTOR ERASE command issued while an ERASE, PROGRAM, or WRITE cycle is in progress is rejected without having any effects on the cycle that is in progress. **Figure 16: SECTOR ERASE Command Sequence** Notes: 1. $C_x = 7 + (A[MAX] + 1)$ . #### 75MHz, Serial Peripheral Interface Flash Memory DEEP POWER-DOWN #### **DEEP POWER-DOWN** Executing the DEEP POWER-DOWN command is the only way to put the device in the lowest power-consumption mode, the deep power-down mode. The DEEP POWER-DOWN command can also be used as a software-protection mechanism while the device is not in active use because in the deep power-down mode the device ignores all WRITE, PROGRAM, and ERASE commands. Driving chip select (S#) HIGH deselects the device and puts it in standby power mode if there is no internal cycle currently in progress. After entering standby power mode, the deep power-down mode can be entered by executing the DEEP POWER-DOWN command, subsequently reducing the standby current from $I_{CC1}$ to $I_{CC2}$ . To take the device out of deep power-down mode, the RELEASE from DEEP POWER-DOWN command must be issued. Other commands must not be issued while the device is in deep power-down mode. The deep power-down mode stops automatically at power-down. The device always powers up in standby power mode. The DEEP POWER-DOWN command is entered by driving S# LOW, followed by the command code on a serial data input (DQ0). S# must be driven LOW for the entire duration of the sequence. S# must be driven HIGH after the eighth bit of the command code has been latched in; otherwise, the DEEP POWER-DOWN command is not executed. As soon as S# is driven HIGH, a delay of $^{\rm t}$ DP is required before the supply current is reduced to $I_{\rm CC2}$ , and deep power-down mode is entered. Any DEEP POWER-DOWN command issued while an ERASE, PROGRAM, or WRITE cycle is in progress is rejected without any effect on the cycle that is in progress. **Figure 17: DEEP POWER-DOWN Command Sequence** # 75MHz, Serial Peripheral Interface Flash Memory RELEASE from DEEP POWER-DOWN #### **RELEASE from DEEP POWER-DOWN** After the device has entered deep power-down mode, all commands are ignored except RELEASE from DEEP POWER-DOWN. Executing this command takes the device out of deep power-down mode. The RELEASE from DEEP POWER-DOWN command is entered by driving chip select (S#) LOW, followed by the command code on a serial data input (DQ0). S# must be driven LOW for the entire duration of the sequence. The RELEASE from DEEP POWER-DOWN command is terminated by driving S# HIGH. Sending additional clock cycles on the serial clock (C) while S# is driven LOW causes the command to be rejected and not executed. After S# has been driven HIGH, followed by a delay, <sup>t</sup>RDP, the device is put in the standby mode. S# must remain HIGH at least until this period is over. The device waits to be selected so that it can receive, decode, and execute commands. Any RELEASE from DEEP POWER-DOWN command issued while an ERASE, PRO-GRAM, or WRITE cycle is in progress is rejected without any effect on the cycle that is in progress. Figure 18: RELEASE from DEEP POWER-DOWN Command Sequence ### **Electrical Characteristics** #### **Table 7: DC Current Specifications** | Symbol | Parameter | Test Conditions | Min | Max | Units | |------------------|-------------------------------------------|------------------------------------------------------------------------------------|-----|-----|-------| | ILI | Input leakage current | _ | _ | ±2 | μΑ | | I <sub>LO</sub> | Output leakage current | _ | _ | ±2 | μΑ | | I <sub>CC1</sub> | Standby current (standby and reset modes) | $S# = V_{CC}$ , $V_{IN} = V_{SS}$ , or $V_{CC}$ | _ | 50 | μΑ | | I <sub>CC2</sub> | Deep power-down current | $S# = V_{CC}$ , $V_{IN} = V_{SS}$ , or $V_{CC}$ | _ | 10 | μΑ | | I <sub>CC3</sub> | Operating current (READ) | $C = 0.1 \times V_{CC} / 0.9 \times V_{CC}$ at 75 MHz, DQ1<br>= open | _ | 12 | mA | | | | $C = 0.1 \times V_{CC} / 0.9 \times V_{CC} \text{ at 33 MHz, DQ1}$ $= \text{open}$ | - | 6 | mA | | I <sub>CC4</sub> | Operating current<br>(PAGE PROGRAM) | S# = V <sub>CC</sub> | _ | 15 | mA | | I <sub>CC5</sub> | Operating current (SECTOR ERASE) | S# = V <sub>CC</sub> | _ | 15 | mA | #### **Table 8: DC Voltage Specifications** | Symbol | Parameter | Test Conditions | Min | Мах | Units | |-----------------|---------------------|--------------------------|-----------------------|-----------------------|-------| | V <sub>IL</sub> | Input LOW voltage | _ | -0.5 | $0.3 \times V_{CC}$ | V | | V <sub>IH</sub> | Input HIGH voltage | _ | 0.7V <sub>CC</sub> | V <sub>CC</sub> + 0.4 | V | | V <sub>OL</sub> | Output LOW voltage | I <sub>OL</sub> = 1.6mA | _ | 0.4 | V | | V <sub>OH</sub> | Output HIGH voltage | I <sub>OH</sub> = -100μA | V <sub>CC</sub> - 0.2 | _ | V | #### 75MHz, Serial Peripheral Interface Flash Memory **Maximum Ratings and Operating Conditions** # **Maximum Ratings and Operating Conditions** Stressing the device above the rating listed in the Absolute Maximum Ratings table may cause permanent damage to the device. These are stress ratings only, and operation of the device at these or any other conditions beyond those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. **Table 9: Absolute Maximum Ratings** | Symbol | Parameter | Min. | Max. | Unit | Notes | |-------------------|----------------------------------------------------|-------|-----------------------|------|-------| | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | | | T <sub>LEAD</sub> | Lead temperature during soldering | | See note | °C | 1 | | V <sub>IO</sub> | Input and output voltage (with respect to ground) | -0.6 | V <sub>CC</sub> + 0.6 | V | | | V <sub>CC</sub> | Supply voltage | -0.6 | 4.0 | V | | | V <sub>ESD</sub> | Electrostatic discharge voltage (human body model) | -2000 | 2000 | V | 2 | - Notes: 1. Compliant with JEDEC Std J-STD-020C (for small body, Sn-Pb or Pb assembly) and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU - 2. JEDEC Std JESD22-A114A (C1=100 pF, R1=1500 $\Omega$ , R2=500 $\Omega$ ) #### **Table 10: Operating Conditions** | Symbol | Parameter | Min. | Max. | Unit | |-----------------|-------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | 2.7 | 3.6 | V | | T <sub>A</sub> | Ambient operating temperature | -40 | 85 | °C | ### **AC Characteristics** In the following AC specifications, output HIGH-Z is defined as the point where data out is no longer driven. **Table 11: AC Measurement Conditions** | Parameter | Symbol | Min | Мах | Unit | |--------------------------------------------|----------------|-----------------------|-----------------------|------| | Load capacitance | C <sub>L</sub> | 30 | 30 | pF | | Input rise and fall times | _ | _ | 5 | ns | | Input pulse voltages | _ | 0.2 × V <sub>CC</sub> | 0.8 × V <sub>CC</sub> | V | | Input and output timing reference voltages | _ | 0.3 × V <sub>CC</sub> | 0.7 × V <sub>CC</sub> | V | Figure 19: AC Measurement I/O Waveform **Table 12: Capacitance** | Parameter | Symbol | Test condition | Min | Max | Unit | Notes | |--------------------------------|------------------|-----------------------|-----|-----|------|-------| | Output capacitance (DQ1) | C <sub>OUT</sub> | V <sub>OUT</sub> = 0V | _ | 8 | pF | 1 | | Input capacitance (other pins) | C <sub>IN</sub> | V <sub>IN</sub> = 0V | _ | 6 | pF | | Note: 1. Values are sampled only, not 100% tested, at $T_A = 25$ °C and a frequency of 33 MHz. # 75MHz, Serial Peripheral Interface Flash Memory AC Characteristics **Table 13: AC Specifications (50 MHz)** | Parameter | Symbol | Alt | Min | Тур | Max | Unit | Notes | |----------------------------------------------------------|-------------------|------------------|-----|---------------------|-----|------|-------| | Clock frequency for commands (see note) | f <sub>C</sub> | f <sub>C</sub> | DC | - | 50 | MHz | 1 | | Clock frequency for READ command | f <sub>R</sub> | _ | DC | _ | 33 | MHz | | | Clock HIGH time | <sup>t</sup> CH | <sup>t</sup> CLH | 9 | _ | _ | ns | 2 | | Clock LOW time | <sup>t</sup> CL | <sup>t</sup> CLL | 9 | _ | _ | ns | 2 | | Clock rise time (peak-to-peak, expressed as a slew rate) | <sup>t</sup> CLCH | _ | 0.1 | _ | _ | V/ns | 3 | | S# active setup time (relative to C) | tSLCH | tCSS | 5 | _ | _ | ns | | | S# not active hold time (relative to C) | tCHSL | | 5 | _ | _ | ns | | | Data In setup time | <sup>t</sup> DVCH | <sup>t</sup> DSU | 2 | _ | _ | ns | | | Data In hold time | tCHDX | <sup>t</sup> DH | 5 | _ | _ | ns | | | S# active hold time (relative to C) | <sup>t</sup> CHSH | _ | 5 | _ | _ | ns | | | S# not active setup time (relative to C) | tSHCH | _ | 5 | _ | _ | ns | | | S# deselect time | tSHSL | tCSH | 100 | _ | _ | ns | | | Output disable time | tSHQZ | <sup>t</sup> DIS | _ | _ | 8 | ns | 3 | | Clock LOW to output valid | <sup>t</sup> CLQV | tV | _ | _ | 8 | ns | | | Output hold time | <sup>t</sup> CLQX | tHO | 0 | _ | _ | ns | | | WRITE PROTECT setup time | tWHSL | _ | 50 | _ | _ | ns | | | WRITE PROTECT hold time | tSHWL | _ | 100 | _ | _ | ns | | | S# to deep power-down mode | <sup>t</sup> DP | _ | _ | _ | 3 | μs | 3 | | S# HIGH to standby mode | tRDP | _ | _ | _ | 30 | μs | 3 | | Reset pulse width | <sup>t</sup> RLRH | _ | _ | _ | 10 | ns | 3 | | Reset recovery time | tRHSL | _ | _ | _ | 3 | ns | | | Chip deselected before RESET# is asserted | tSHRH | _ | _ | _ | 10 | ns | | | PAGE WRITE cycle time (256 bytes) | <sup>t</sup> PW | _ | _ | 11 | 23 | ms | 4 | | PAGE PROGRAM cycle time (256 bytes) | tPP | _ | _ | 0.8 | 3 | ms | 4 | | PAGE PROGRAM cycle time (n bytes) | tPP | - | - | int(n/8)<br>× 0.025 | 3 | ms | 4 | | PAGE ERASE cycle time | <sup>t</sup> PE | _ | _ | 10 | 20 | ms | | | SECTOR ERASE cycle time | <sup>t</sup> SE | _ | _ | 1 | 5 | S | | - Notes: 1. WRITE ENABLE/DISABLE, READ DATA BYTES at HIGHER SPEED, PAGE WRITE, PAGE PRO-GRAM, PAGE ERASE, SECTOR ERASE, DEEP POWER-DOWN, RELEASE from DEEP POWER-DOWN, READ STATUS REGISTER - 2. The ${}^{t}CH$ and ${}^{t}CL$ signal values must be greater than or equal to $1/f_{C}$ . - 3. Signal values are guaranteed by characterization; not 100% tested in production. - 4. n = number of bytes to program. int(A) corresponds to the upper integer part of A. For example, int(1/8) = 1, int(16/8) = 2, int(17/8) = 3. # 75MHz, Serial Peripheral Interface Flash Memory AC Characteristics #### **Table 14: AC Specifications (75MHz)** | Parameter | Symbol | Alt | Min | Тур | Max | Unit | Notes | |----------------------------------------------------------|-------------------|------------------|-----|---------------------|-----|------|-------| | Clock frequency for commands (see note) | f <sub>C</sub> | f <sub>C</sub> | DC | _ | 75 | MHz | 1 | | Clock frequency for READ command | | _ | DC | _ | 33 | MHz | | | Clock HIGH time | <sup>t</sup> CH | <sup>t</sup> CLH | 6 | _ | _ | ns | 2 | | Clock LOW time | <sup>t</sup> CL | <sup>t</sup> CLL | 6 | _ | _ | ns | 2 | | Clock rise time (peak-to-peak, expressed as a slew rate) | <sup>t</sup> CLCH | _ | 0.1 | _ | _ | V/ns | 3 | | S# active setup time (relative to C) | tSLCH | tCSS | 5 | _ | _ | ns | | | S# not active hold time (relative to C) | <sup>t</sup> CHSL | | 5 | _ | _ | ns | | | Data In setup time | <sup>t</sup> DVCH | <sup>t</sup> DSU | 2 | _ | _ | ns | | | Data In hold time | tCHDX | <sup>t</sup> DH | 5 | _ | _ | ns | | | S# active hold time (relative to C) | tCHSH | _ | 5 | _ | _ | ns | | | S# not active setup time (relative to C) | tSHCH | _ | 5 | _ | _ | ns | | | S# deselect time | tSHSL | <sup>t</sup> CSH | 100 | _ | _ | ns | | | Output disable time | tSHQZ | <sup>t</sup> DIS | _ | _ | 8 | ns | 3 | | Clock LOW to output valid | tCLQV | tV | _ | _ | 8 | ns | | | Output hold time | tCLQX | tHO | 0 | _ | _ | ns | | | WRITE PROTECT setup time | tWHSL | _ | 20 | _ | _ | ns | 4 | | WRITE PROTECT hold time | tSHWL | _ | 100 | _ | _ | ns | 4 | | S# HIGH to deep power-down mode | <sup>t</sup> DP | _ | _ | _ | 3 | μs | 3 | | S# HIGH to standby mode | <sup>t</sup> RDP | _ | _ | _ | 30 | μs | 3 | | PAGE WRITE cycle time (256 bytes) | <sup>t</sup> PW | _ | _ | 11 | 23 | ms | 5 | | PAGE PROGRAM cycle time (256 bytes) | <sup>t</sup> PP | _ | _ | 0.8 | 3 | ms | 5 | | PAGE PROGRAM cycle time (n bytes) | tPP | _ | _ | int(n/8)<br>× 0.025 | 3 | ms | 5, 6 | | PAGE ERASE cycle time | <sup>t</sup> PE | _ | _ | 10 | 20 | ms | | | SECTOR ERASE cycle time | tSE | _ | _ | 1.5 | 5 | S | | - Notes: 1. WRITE ENABLE/DISABLE, READ DATA BYTES at HIGHER SPEED, PAGE WRITE, PAGE PRO-GRAM, PAGE ERASE, SECTOR ERASE, DEEP POWER-DOWN, RELEASE from DEEP POWER-DOWN, READ STATUS REGISTER, READ IDENTIFICATION - 2. The <sup>t</sup>CH and <sup>t</sup>CL signal values must be greater than or equal to 1/f<sub>C</sub>. - 3. Signal values are guaranteed by characterization; not 100% tested in production. - 4. Only applicable as a constraint for a WRITE STATUS REGISTER command when SRWD is 1. - 5. When using PAGE WRITE and PAGE PROGRAM commands to update consecutive bytes, optimized timings are obtained with one sequence including all the bytes versus several sequences of only a few bytes (1 $\leq$ 256). - 6. int(A) corresponds to the upper integer part of A. For example, int(12/8) = 2, int(32/8) = 4. # 75MHz, Serial Peripheral Interface Flash Memory AC Characteristics #### **Table 15: Reset Specifications** | Parameter | Symbol | Alt | Conditions | Min | Тур | Max | Unit | Notes | |--------------------------------|-------------------|------------------|----------------------------------------------------------------------------|-----|-----|-----|------|---------| | Reset pulse width | <sup>t</sup> RLRH | <sup>t</sup> RST | | 10 | - | _ | μs | 1 | | Chip select HIGH to Reset HIGH | <sup>t</sup> SHRH | _ | Chip should have been deselected before RESET# is de-asserted | 10 | _ | _ | ns | | | Reset recovery time | <sup>t</sup> RHSL | <sup>t</sup> REC | Clock frequency for commands (see note) | _ | _ | 30 | μs | 2, 1, 3 | | | | | Under completion of ERASE or PRO-<br>GRAM cycle for commands (see<br>note) | - | - | 300 | μs | 1 | | | | | Device deselected (S# HIGH) and in standby | - | _ | 0 | μs | 1 | - Notes: 1. Value guaranteed by characterization; not 100% tested in production. - 2. WRITE ENABLE/DISABLE, READ DATA BYTES, READ DATA BYTES at HIGHER SPEED, PAGE WRITE, PAGE PROGRAM, PAGE ERASE, SECTOR ERASE, DEEP POWER-DOWN, RELEASE from DEEP POWER-DOWN, READ STATUS REGISTER, READ IDENTIFICATION - 3. S# remains LOW while RESET# is LOW. - 4. PAGE WRITE, PAGE PROGRAM, PAGE ERASE, SECTOR ERASE #### **Figure 20: Serial Input Timing** **Figure 21: Write Protect Setup and Hold Timing** #### Figure 22: Output Timing **Figure 23: Reset AC Waveforms** # **Package Information** Figure 24: VFQFPN8 (MLP8) 6mm x 5mm Note: 1. Drawing is not to scale. Figure 25: SO8N 150 mils Body Width Note: 1. Drawing is not to scale. #### Figure 26: SO8W 208 mils Body Width Note: 1. Drawing is not to scale. # 75MHz, Serial Peripheral Interface Flash Memory Device Ordering Information ### **Device Ordering Information** #### **Standard Parts** Micron Serial NOR Flash memory is available in different configurations and densities. Verify valid part numbers using Micron's part catalog search at micron.com. To compare features and specifications by device type, visit micron.com/products. Contact the factory for any devices not found. For more information on how to identify products and top-side marking by process identification letter, refer to technical note TN-12-24, "Serial Flash Memory Device Marking for the M25P, M25PE, M25PX, and N25Q Product Families." **Table 16: Part Number Information Scheme** | Part Number<br>Category | Category Details | |-------------------------------------|-----------------------------------------------------------------------------------------| | Device type | M45PE = Page-erasable serial Flash memory | | Density | 40 = 4Mb (256Kb x 8) | | Security | - = No extra security | | Operating voltage | $V = V_{CC} = 2.7-3.6V$ | | Package | MP = VFQFPN8 6mm x 5mm (MLP8) | | | MW = SO8W (208 mil width) | | | MN = SO8N (150 mil width) | | Device grade | 6 = Industrial temperature range: –40°C to 85°C. Device tested with standard test flow. | | Packing option – = Standard packing | | | | T = Tape and reel packing | | Plating technology | P or G = RoHS-compliant | #### 75MHz, Serial Peripheral Interface Flash Memory Revision History # **Revision History** Rev. D - 08/15 • Revised order information table (device type M45PE). Rev. C - 03/14 In PAGE ERASE, revised the first sentence to say "designated page" instead of "sector." Rev. B - 06/13 · Added SO8W 208 mils Body Width figure Rev. A - 05/13 Micron rebrand 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992 Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners. This data sheet contains minimum and maximum limits specified over the power supply and temperature range set forth herein. Although considered final, these specifications are subject to change, as further product development and data characterization sometimes occur.