# **ABSOLUTE MAXIMUM RATINGS** # PIN CONFIGURATION | (Notes | 1, | 2 | |--------|----|---| |--------|----|---| | , , | | |----------------------------------------------|-----------------------------| | Supply Voltage (V <sub>CC</sub> ) | 0.3V to 6V | | SCL, SDA | 0.3V to 6V | | V <sub>OUTA</sub> , V <sub>OUTB</sub> 0.3V t | to $Min(V_{CC} + 0.3V, 6V)$ | | CA00.3V t | to $Min(V_{CC} + 0.3V, 6V)$ | | REF0.3V t | to $Min(V_{CC} + 0.3V, 6V)$ | | Operating Temperature Range | | | LTC2633C | 0°C to 70°C | | LTC2633H | 40°C to 125°C | | Maximum Junction Temperature | 150°C | | Storage Temperature Range | 65°C to 150°C | | Lead Temperature (Soldering, 10 s | sec)300°C | | | | # ORDER INFORMATION Contact the factory for parts specified with wider operating temperature ranges. Contact the factory for information on lead based finish parts. Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix. # PRODUCT SELECTION GUIDE | PART NUMBER | PART<br>Marking** | VFS WITH INTERNAL<br>REFERENCE | POWER-ON RESET<br>To code | POWER-ON<br>Reference<br>Mode | RESOLUTION | V <sub>CC</sub> | MAXIMUM<br>INL | |----------------|-------------------|--------------------------------|---------------------------|-------------------------------|------------|-----------------|----------------| | LTC2633A-LI12 | LTFTC | 2.5V • (4095/4096) | Mid-Scale | Internal | 12-Bit | 2.7V to 5.5V | ±1.5LSB | | LTC2633A-LX12 | LTFTB | 2.5V • (4095/4096) | Mid-Scale | External | 12-Bit | 2.7V to 5.5V | ±1.5LSB | | LTC2633A-LZ12 | LTFSZ | 2.5V • (4095/4096) | Zero-Scale | Internal | 12-Bit | 2.7V to 5.5V | ±1.5LSB | | LTC2633A-L012* | LTFTV | 2.5V • (4095/4096) | High Impedance | Internal | 12-Bit | 2.7V to 5.5V | ±1.5LSB | | LTC2633A-HI12 | LTFTF | 4.096V • (4095/4096) | Mid-Scale | Internal | 12-Bit | 4.5V to 5.5V | ±1.5LSB | | LTC2633A-HZ12 | LTFTD | 4.096V • (4095/4096) | Zero-Scale | Internal | 12-Bit | 4.5V to 5.5V | ±1.5LSB | | LTC2633-LI12 | LTFTC | 2.5V • (4095/4096) | Mid-Scale | Internal | 12-Bit | 2.7V to 5.5V | ±2.5LSB | | LTC2633-LI10 | LTFTJ | 2.5V • (1023/1024) | Mid-Scale | Internal | 10-Bit | 2.7V to 5.5V | ±1LSB | | LTC2633-LI8 | LTFTQ | 2.5V • (255/256) | Mid-Scale | Internal | 8-Bit | 2.7V to 5.5V | ±0.5LSB | | LTC2633-LX12 | LTFTB | 2.5V • (4095/4096) | Mid-Scale | External | 12-Bit | 2.7V to 5.5V | ±2.5LSB | | LTC2633-LX10 | LTFTH | 2.5V • (1023/1024) | Mid-Scale | External | 10-Bit | 2.7V to 5.5V | ±1LSB | | LTC2633-LX8 | LTFTP | 2.5V • (255/256) | Mid-Scale | External | 8-Bit | 2.7V to 5.5V | ±0.5LSB | | LTC2633-LZ12 | LTFSZ | 2.5V • (4095/4096) | Zero-Scale | Internal | 12-Bit | 2.7V to 5.5V | ±2.5LSB | | LTC2633-LZ10 | LTFTG | 2.5V • (1023/1024) | Zero-Scale | Internal | 10-Bit | 2.7V to 5.5V | ±1LSB | | LTC2633-LZ8 | LTFTN | 2.5V • (255/256) | Zero-Scale | Internal | 8-Bit | 2.7V to 5.5V | ±0.5LSB | | LTC2633-L012* | LTFTV | 2.5V • (4095/4096) | High Impedance | Internal | 12-Bit | 2.7V to 5.5V | ±2.5LSB | | LTC2633-L010* | LTFTW | 2.5V • (1023/1024) | High Impedance | Internal | 10-Bit | 2.7V to 5.5V | ±1LSB | | LTC2633-L08* | LTFTX | 2.5V • (255/256) | High Impedance | Internal | 8-Bit | 2.7V to 5.5V | ±0.5LSB | | LTC2633-HI12 | LTFTF | 4.096V • (4095/4096) | Mid-Scale | Internal | 12-Bit | 4.5V to 5.5V | ±2.5LSB | | LTC2633-HI10 | LTFTM | 4.096V • (1023/1024) | Mid-Scale | Internal | 10-Bit | 4.5V to 5.5V | ±1LSB | | LTC2633-HI8 | LTFTS | 4.096V • (255/256) | Mid-Scale | Internal | 8-Bit | 4.5V to 5.5V | ±0.5LSB | | LTC2633-HZ12 | LTFTD | 4.096V • (4095/4096) | Zero-Scale | Internal | 12-Bit | 4.5V to 5.5V | ±2.5LSB | | LTC2633-HZ10 | LTFTK | 4.096V • (1023/1024) | Zero-Scale | Internal | 10-Bit | 4.5V to 5.5V | ±1LSB | | LTC2633-HZ8 | LTFTR | 4.096V • (255/256) | Zero-Scale | Internal | 8-Bit | 4.5V to 5.5V | ±0.5LSB | <sup>\*</sup> Contact Linear Technology for other Hi-Z options. # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25 \,^{\circ}\text{C}$ . $V_{CC} = 2.7 \text{V}$ to 5.5 V, $V_{OUT}$ unloaded unless otherwise specified. $LTC2633-LI12/-LI10/-LI8/-LX12/-LX10/-LX8/-LZ12/-LZ10/-LZ8/-L012/-L010/-L08/LTC2633A-LI12/-LX12/-LZ12/-LO12 \ (V_{FS}=2.5V)$ | | | | | L | TC263 | 3-8 | LTC2633-10 | | LTC2633-12 | | 3-12 | LTC2633A-12 | | | | | |---------------------|--------------------------------------------|-----------------------------------------------|---|-----|-------|------|------------|------|------------|-----|------|-------------|-----|------|------|-------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | DC Perfo | rmance | | | | | | | | | | | | | | | | | | Resolution | | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | | Monotonicity | V <sub>CC</sub> = 3V, Internal Ref. (Note 3) | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | DNL | Differential<br>Nonlinearity | V <sub>CC</sub> = 3V, Internal Ref. (Note 3) | • | | | ±0.5 | | | ±0.5 | | | ±1 | | | ±1 | LSB | | INL | Integral Nonlinearity | V <sub>CC</sub> = 3V, Internal Ref. (Note 3) | • | | ±0.05 | ±0.5 | | ±0.2 | ±1 | | ±1 | ±2.5 | | ±0.5 | ±1.5 | LSB | | ZSE | Zero Scale Error | V <sub>CC</sub> = 3V, Internal Ref., Code = 0 | • | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | mV | | $\overline{V_{0S}}$ | Offset Error | V <sub>CC</sub> = 3V, Internal Ref. (Note 4) | • | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | mV | | V <sub>OSTC</sub> | V <sub>OS</sub> Temperature<br>Coefficient | V <sub>CC</sub> = 3V, Internal Ref. | | | ±10 | | | ±10 | | | ±10 | | | ±10 | | μV/°C | | GE | Gain Error | V <sub>CC</sub> = 3V, Internal Ref. | • | | ±0.2 | ±0.8 | | ±0.2 | ±0.8 | | ±0.2 | ±0.8 | | ±0.2 | ±0.8 | %FSR | Rev. <sup>\*\*</sup>The temperature grade is identified by a label on the shipping container. **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 2.7V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. LTC2633-LI12/-LI10/-LI8/-LX12/-LX10/-LX8/-LZ12/-LZ10/-LZ8/-L012/-L010/-L08/LTC2633A-LI12/-LX12/-LZ12/-LO12 ( $V_{FS} = 2.5V$ ) | | | | | LTC2 | 2633- | -8 | LTC2633-10 | | LTC2633-12 | | | LTC2633A-12 | | | | | |------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|---|--------|-------|----------------|------------|----------|----------------|-----|----------|----------------|-------|----------|----------------|------------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN TY | /P I | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN T | ΥP | MAX | UNITS | | GE <sub>TC</sub> | Gain Temperature<br>Coefficient | V <sub>CC</sub> = 3V, Internal Ref. (Note 9)<br>C-Grade<br>H-Grade | | l | 0 | | | 10<br>10 | | | 10<br>10 | | | 10<br>10 | | ppm/°C<br>ppm/°C | | | Load Regulation | Internal Ref., Mid-Scale, $V_{CC}$ = 3V ± 10%, $-5mA \le I_{OUT} \le 5mA$ $V_{CC}$ = 5V ± 10%, $-10mA \le I_{OUT} \le 10mA$ | • | | | 0.016<br>0.016 | | | 0.064<br>0.064 | | | 0.256<br>0.256 | | | | LSB/mA<br>LSB/mA | | R <sub>OUT</sub> | DC Output<br>Impedance | Internal Ref., Mid-Scale, $V_{CC} = 3V \pm 10\%,$ $-5mA \le I_{OUT} \le 5mA$ $V_{CC} = 5V \pm 10\%,$ $-10mA \le I_{OUT} \le 10mA$ | • | | | D.156<br>D.156 | | | 0.156<br>0.156 | | | 0.156<br>0.156 | | | 0.156<br>0.156 | | | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |---------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|-----------------------------------|--------------------------|----------------------| | V <sub>OUT</sub> | DAC Output Span | External Reference<br>Internal Reference | | | 0 to V <sub>REF</sub><br>0 to 2.5 | | V | | PSR | Power Supply Rejection | V <sub>CC</sub> = 3V ± 10% or 5V ± 10% | | | -80 | | dB | | I <sub>SC</sub> | Short Circuit Output Current (Note 6) Sinking Sourcing | V <sub>FS</sub> = V <sub>CC</sub> = 5.5V<br>Zero Scale; V <sub>OUT</sub> shorted to V <sub>CC</sub><br>Full Scale; V <sub>OUT</sub> shorted to GND | • | | 27<br>–28 | 48<br>–48 | mA<br>mA | | DAC I <sub>SD</sub> | DAC Output Current in High Impedance<br>Mode | LO Options Only | • | | 0.01 | ±0.5 | μА | | Power Su | pply | | | | | | | | V <sub>CC</sub> | Positive Supply Voltage | For Specified Performance | • | 2.7 | | 5.5 | V | | I <sub>CC</sub> | Supply Current (Note 6) | $V_{CC}$ = 3V, $V_{REF}$ = 2.5V, External Reference $V_{CC}$ = 3V, Internal Reference $V_{CC}$ = 5V $V_{REF}$ = 2.5V, External Reference $V_{CC}$ = 5V, Internal Reference | • | | 0.3<br>0.4<br>0.3<br>0.4 | 0.5<br>0.6<br>0.5<br>0.6 | mA<br>mA<br>mA<br>mA | | I <sub>SD</sub> | Supply Current in Power-Down Mode (Note 6) | V <sub>CC</sub> = 5V | • | | 0.5 | 2 | μА | | Reference | e Input | | | | | | | | | Input Voltage Range | | • | 1 | | V <sub>CC</sub> | V | | | Resistance | | • | 120 | 160 | 200 | kΩ | | | Capacitance | | | | 12 | | pF | | I <sub>REF</sub> | Reference Current, Power Down Mode | DAC Powered Down | • | | 0.005 | 5 | μА | | Reference | e Output | | | | | | | | | Output Voltage | | • | 1.24 | 1.25 | 1.26 | V | | | Reference Temperature Coefficient | | | | ±10 | | ppm/°C | | | Output Impedance | | | | 0.5 | | kΩ | | | Capacitive Load Driving | | | | 10 | | μF | | | Short Circuit Current | V <sub>CC</sub> = 5.5V, REF Shorted to GND | | | 2.5 | | mA | **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 2.7V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. LTC2633-LI12/-LI10/-LI8/-LX12/-LX10/-LX8/-LZ12/-LZ10/-LZ8/-L012/-L010/-L08/LTC2633A-LI12/-LX12/-LZ12/-LO12 ( $V_{FS} = 2.5V$ ) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS | | |----------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------------------------|--------------------------|---------------------|-------------------------------------------------------------| | Digital I/C | ) | | | | | | | | V <sub>IL</sub> | Low Level Input Voltage<br>(SDA and SCL) | (Note 13) | • | -0.5 | | 0.3V <sub>CC</sub> | V | | V <sub>IH</sub> | High Level Input Voltage<br>(SDA and SCL) | (Note 10) | • | 0.7V <sub>CC</sub> | | | V | | V <sub>IL(CA0)</sub> | Low Level Input Voltage on CA0 | See Test Circuit 1 | • | | | 0.15V <sub>CC</sub> | V | | V <sub>IH(CA0)</sub> | High Level Input Voltage on CA0 | See Test Circuit 1 | • | 0.85V <sub>CC</sub> | | | V | | R <sub>INH</sub> | Resistance from CA0 to $V_{CC}$ to Set CA0 = $V_{CC}$ | See Test Circuit 2 | • | | | 10 | kΩ | | R <sub>INL</sub> | Resistance from CA0<br>to GND to Set CA0 = GND | See Test Circuit 2 | • | | | 10 | kΩ | | R <sub>INF</sub> | Resistance from CA0 to $V_{CC}$ or GND to Set CA0 = Float | See Test Circuit 2 | • | 2 | | | МΩ | | $V_{OL}$ | Low Level Output Voltage | Sink Current = 3mA | • | 0 | | 0.4 | V | | t <sub>OF</sub> | Output Fall Time | $V_0 = V_{IH(MIN)}$ to $V_0 = V_{IL(MAX)}$ ,<br>$C_B = 10$ pF to 400pF (Note 11) | • | 20 + 0.1C <sub>B</sub> | | 250 | ns | | t <sub>SP</sub> | Pulse Width of Spikes Suppressed by Input Filter | | • | 0 | | 50 | ns | | I <sub>IN</sub> | Input Leakage | $0.1 V_{CC} \le V_{IN} \le 0.9 V_{CC}$ | • | | | 1 | μА | | C <sub>IN</sub> | I/O Pin Capacitance | (Note 7) | • | | | 8 | pF | | C <sub>B</sub> | Capacitive Load for Each Bus Line | | • | | | 400 | pF | | C <sub>CA0</sub> | External Capacitive Load on Address Pin CAO | | • | | | 10 | pF | | AC Perfor | mance | | | | | | | | $t_s$ | Settling Time | V <sub>CC</sub> = 3V (Note 8)<br>±0.39% (±1LSB at 8 Bits)<br>±0.098% (±1LSB at 10 Bits)<br>±0.024% (±1LSB at 12 Bits) | | | 3.4<br>4.0<br>4.5 | | μs<br>μs<br>μs | | | Voltage Output Slew Rate | | | | 1.0 | | V/µs | | | Capacitive Load Driving | | | | 500 | | pF | | | Glitch Impulse | At Mid-Scale Transition | | | 2.8 | | nV∙s | | | DAC-to-DAC Crosstalk | 1 DAC Held at FS, 1 DAC Switch 0-FS | | | 5.2 | | nV∙s | | | Multiplying Bandwidth | External Reference | | | 320 | | kHz | | e <sub>n</sub> | Output Voltage Noise Density | At f = 1kHz, External Reference<br>At f = 10kHz, External Reference<br>At f = 1kHz, Internal Reference<br>At f = 10kHz, Internal Reference | | | 180<br>160<br>200<br>180 | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz | | | Output Voltage Noise | 0.1Hz to 10Hz, External Reference<br>0.1Hz to 10Hz, Internal Reference<br>0.1Hz to 200kHz, External Reference<br>0.1Hz to 200kHz, Internal Reference<br>C <sub>REF</sub> = 0.1µF | | | 30<br>35<br>680<br>730 | | μV <sub>P-P</sub><br>μV <sub>P-P</sub><br>μV <sub>P-P</sub> | # **TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 2.7V$ to 5.5V. (See Figure 1) (Note 12) $LTC2633-LI12/-LI10/-LI8/-LX12/-LX10/-LX8/-LZ12/-LZ10/-LZ8/-L012/-L010/-L08/LTC2633A-LI12/-LX12/-LZ12/-L012 \ (V_{FS}=2.5V) (V_{FS}=2.5V)$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------|-----------------------------------------------------|------------|---|------------------------|-----|-----|-------| | f <sub>SCL</sub> | SCL Clock Frequency | | • | 0 | | 400 | kHz | | t <sub>HD(STA)</sub> | Hold Time (Repeated) Start Condition | | • | 0.6 | | | μs | | $t_{LOW}$ | Low Period of the SCL Clock Pin | | • | 1.3 | | | μs | | t <sub>HIGH</sub> | High Period of the SCL Clock Pin | | • | 0.6 | | | μs | | t <sub>SU(STA)</sub> | Set-Up Time for a Repeated Start Condition | | • | 0.6 | | | μs | | t <sub>HD(DAT)</sub> | Data Hold Time | | • | 0 | | 0.9 | μs | | t <sub>SU(DAT)</sub> | Data Set-Up Time | | • | 100 | | | ns | | t <sub>r</sub> | Rise Time of Both SDA and SCL Signals | (Note 11) | • | 20 + 0.1C <sub>B</sub> | | 300 | ns | | t <sub>f</sub> | Fall Time of Both SDA and SCL Signals | (Note 11) | • | 20 + 0.1C <sub>B</sub> | | 300 | ns | | t <sub>SU(STO)</sub> | Set-Up Time for Stop Condition | | • | 0.6 | | | μs | | t <sub>BUF</sub> | Bus Free Time Between a Stop and Start<br>Condition | | • | 1.3 | | | μѕ | # **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 4.5V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. $LTC2633 - HI12 / - HI10 / - HI8 / - HZ1 \underline{2} / - HZ10 / - HZ8 / LTC2633A - HI12 / - HZ12 \; (V_{FS} = 4.096V)$ | | | | | L. | TC2633 | 3-8 | LT | C2633 | -10 | LT | C2633 | 3-12 | LTC2633A-12 | | | | |-------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------|---|-----|----------|-------|-----|----------|-------|-----|----------|-------|-------------|----------|-------|------------------| | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | DC Perfo | rmance | | | | | | | | | | | | | | | | | | Resolution | | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | | Monotonicity | V <sub>CC</sub> = 5V, Internal Ref. (Note 3) | • | 8 | | | 10 | | | 12 | | | 12 | | | Bits | | DNL | Differential<br>Nonlinearity | V <sub>CC</sub> = 5V, Internal Ref. (Note 3) | • | | | ±0.5 | | | ±0.5 | | | ±1 | | | ±1 | LSB | | INL | Integral Nonlinearity | V <sub>CC</sub> = 5V, Internal Ref. (Note 3) | • | | ±0.05 | ±0.5 | | ±0.2 | ±1 | | ±1 | ±2.5 | | ±0.5 | ±1.5 | LSB | | ZSE | Zero Scale Error | V <sub>CC</sub> = 5V, Internal Ref., Code = 0 | • | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | | 0.5 | 5 | mV | | V <sub>OS</sub> | Offset Error | V <sub>CC</sub> = 5V, Internal Ref. (Note 4) | • | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | | ±0.5 | ±5 | mV | | V <sub>OSTC</sub> | V <sub>OS</sub> Temperature<br>Coefficient | V <sub>CC</sub> = 5V, Internal Ref. | | | ±10 | | | ±10 | | | ±10 | | | ±10 | | μV/°C | | GE | Gain Error | V <sub>CC</sub> = 5V, Internal Ref. | • | | ±0.2 | ±0.8 | | ±0.2 | ±0.8 | | ±0.2 | ±0.8 | | ±0.2 | ±0.8 | %FSR | | GE <sub>TC</sub> | Gain Temperature<br>Coefficient | V <sub>CC</sub> = 5V, Internal Ref. (Note 9)<br>C-Grade<br>H-Grade | | | 10<br>10 | | | 10<br>10 | | | 10<br>10 | | | 10<br>10 | | ppm/°C<br>ppm/°C | | | Load Regulation | $V_{CC}$ = 5V ± 10%, Internal Ref.<br>Mid-Scale, -10mA $\leq$ I <sub>OUT</sub> $\leq$ 10mA | • | | 0.006 | 0.01 | | 0.022 | 0.04 | | 0.09 | 0.16 | | 0.09 | 0.16 | LSB/mA | | R <sub>OUT</sub> | DC Output<br>Impedance | $V_{CC} = 5V \pm 10\%$ , Internal Ref.<br>Mid-Scale, $-10\text{mA} \le I_{OUT} \le 10\text{mA}$ | • | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | | 0.09 | 0.156 | Ω | # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25\,^{\circ}\text{C}$ . $V_{CC} = 4.5 \text{V}$ to 5.5 V, $V_{OUT}$ unloaded unless otherwise specified. $LTC2633-Hi12/-Hi10/-Hi8/-HZ12/-HZ10/-HZ8/LTC2633A-Hi12/-HZ12 \; (V_{FS}=4.096V)$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---|------------------------|-------------------------------------|---------------------|----------| | V <sub>OUT</sub> | DAC Output Span | External Reference<br>Internal Reference | | | 0 to V <sub>REF</sub><br>0 to 4.096 | | V | | PSR | Power Supply Rejection | V <sub>CC</sub> = 5V ± 10% | | | -80 | | dB | | I <sub>SC</sub> | Short Circuit Output Current (Note 5) Sinking Sourcing | V <sub>FS</sub> = V <sub>CC</sub> = 5.5V<br>Zero Scale; V <sub>OUT</sub> shorted to V <sub>CC</sub><br>Full Scale; V <sub>OUT</sub> shorted to GND | • | | 27<br>–28 | 48<br>-48 | mA<br>mA | | Power Su | pply | | , | | | | | | V <sub>CC</sub> | Positive Supply Voltage | For Specified Performance | • | 4.5 | | 5.5 | V | | I <sub>CC</sub> | Supply Current (Note 6) | V <sub>CC</sub> = 5V, V <sub>REF</sub> =4.096V, External Reference<br>V <sub>CC</sub> = 5V, Internal Reference | • | | 0.4<br>0.5 | 0.6<br>0.7 | mA<br>mA | | I <sub>SD</sub> | Supply Current in Power-Down Mode (Note 6) | V <sub>CC</sub> = 5V | • | | 0.5 | 2 | μА | | Reference | e Input | | | | | | | | | Input Voltage Range | | • | 1 | | V <sub>CC</sub> | V | | | Resistance | | • | 120 | 160 | 200 | kΩ | | | Capacitance | | | | 12 | | pF | | I <sub>REF</sub> | Reference Current, Power Down Mode | DAC Powered Down | • | | 0.005 | 5 | μА | | Reference | e Output | | | | | | | | | Output Voltage | | • | 2.032 | 2.048 | 2.064 | V | | | Reference Temperature Coefficient | | | | ±10 | | ppm/°C | | | Output Impedance | | | | 0.5 | | kΩ | | | Capacitive Load Driving | | | | 10 | | μF | | | Short Circuit Current | V <sub>CC</sub> = 5.5V, REF Shorted to GND | | | 4 | | mA | | Digital I/O | ) | | | | | | | | V <sub>IL</sub> | Low Level Input Voltage<br>(SDA and SCL) | (Note 13) | • | -0.5 | | 0.3V <sub>CC</sub> | V | | V <sub>IH</sub> | High Level Input Voltage<br>(SDA and SCL) | (Note 10) | • | 0.7V <sub>CC</sub> | | | V | | V <sub>IL(CA0)</sub> | Low Level Input Voltage on CA0 | See Test Circuit 1 | • | | | 0.15V <sub>CC</sub> | V | | V <sub>IH(CA0)</sub> | High Level Input Voltage on CA0 | See Test Circuit 1 | • | 0.85V <sub>CC</sub> | | | V | | R <sub>INH</sub> | Resistance from CA0 to V <sub>CC</sub> to Set CA0 = V <sub>CC</sub> | See Test Circuit 2 | • | | | 10 | kΩ | | R <sub>INL</sub> | Resistance from CA0<br>to GND to Set CA0 = GND | See Test Circuit 2 | • | | | 10 | kΩ | | R <sub>INF</sub> | Resistance from CAO to V <sub>CC</sub> or GND to Set CAO = Float | See Test Circuit 2 | • | 2 | | | MΩ | | $V_{OL}$ | Low Level Output Voltage | Sink Current = 3mA | • | 0 | | 0.4 | V | | t <sub>OF</sub> | Output Fall Time | $V_0 = V_{IH(MIN)}$ to $V_0 = V_{IL(MAX)}$ , $C_B = 10$ pF to 400pF (Note 11) | • | 20 + 0.1C <sub>B</sub> | | 250 | ns | | t <sub>SP</sub> | Pulse Width of Spikes Suppressed by Input Filter | | • | 0 | | 50 | ns | | I <sub>IN</sub> | Input Leakage | $0.1V_{CC} \le V_{IN} \le 0.9V_{CC}$ | • | | | 1 | μА | # **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = 4.5V$ to 5.5V, $V_{OUT}$ unloaded unless otherwise specified. $\label{eq:LTC2633-HI12/-HI10/-HI8/-HZ12/-HZ10/-HZ8/LTC2633A-HI12/-HZ12} \text{($V_{FS} = 4.096V)}$ | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|--------------------------|-----|-------------------------------------------------------------| | C <sub>IN</sub> | I/O Pin Capacitance | (Note 7) | • | | | 8 | pF | | C <sub>B</sub> | Capacitive Load for Each Bus Line | | • | | | 400 | pF | | C <sub>CA0</sub> | External Capacitive Load on Address Pin CAO | | • | | | 10 | pF | | AC Perfor | mance | | | | | | | | t <sub>s</sub> | Settling Time | V <sub>CC</sub> = 5V (Note 8)<br>±0.39% (±1LSB at 8 Bits)<br>±0.098% (±1LSB at 10 Bits)<br>±0.024% (±1LSB at 12 Bits) | | | 3.7<br>4.0<br>4.7 | | μs<br>μs<br>μs | | | Voltage Output Slew Rate | | | | 1.0 | | V/µs | | | Capacitive Load Driving | | | | 500 | | pF | | | Glitch Impulse | At Mid-Scale Transition | | | 3.0 | | nV∙s | | | DAC-to-DAC Crosstalk | 1 DAC Held at FS, 1 DAC Switch 0-FS | | | 6.7 | | nV∙s | | | Multiplying Bandwidth | External Reference | | | 320 | | kHz | | e <sub>n</sub> | Output Voltage Noise Density | At f = 1kHz, External Reference<br>At f = 10kHz, External Reference<br>At f = 1kHz, Internal Reference<br>At f = 10kHz, Internal Reference | | | 180<br>160<br>250<br>230 | | nV/√Hz<br>nV/√Hz<br>nV/√Hz<br>nV/√Hz | | | Output Voltage Noise | 0.1Hz to 10Hz, External Reference<br>0.1Hz to 10Hz, Internal Reference<br>0.1Hz to 200kHz, External Reference<br>0.1Hz to 200kHz, Internal Reference<br>C <sub>REF</sub> = 0.1µF | | | 30<br>40<br>680<br>750 | | μV <sub>P-P</sub><br>μV <sub>P-P</sub><br>μV <sub>P-P</sub> | # **TIMING CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}\text{C}$ . $V_{CC} = 4.5\text{V}$ to 5.5V. (See Figure 1) (Note 12) LTC2633-HI12/-HI10/-HI8/-HZ12/-HZ10/-HZ8/LTC2633A-HI12/-HZ12 ( $V_{FS} = 4.096V$ ) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNITS | |----------------------|-----------------------------------------------------|------------|---|------------------------|-----|-----|-------| | f <sub>SCL</sub> | SCL Clock Frequency | | • | 0 | | 400 | kHz | | t <sub>HD(STA)</sub> | Hold Time (Repeated) Start Condition | | • | 0.6 | | | μs | | t <sub>LOW</sub> | Low Period of the SCL Clock Pin | | • | 1.3 | | | μs | | t <sub>HIGH</sub> | High Period of the SCL Clock Pin | | • | 0.6 | | | μs | | t <sub>SU(STA)</sub> | Set-Up Time for a Repeated Start Condition | | • | 0.6 | | | μs | | t <sub>HD(DAT)</sub> | Data Hold Time | | • | 0 | | 0.9 | μs | | t <sub>SU(DAT)</sub> | Data Set-Up Time | | • | 100 | | | ns | | t <sub>r</sub> | Rise Time of Both SDA and SCL Signals | (Note 11) | • | 20 + 0.1C <sub>B</sub> | | 300 | ns | | t <sub>f</sub> | Fall Time of Both SDA and SCL Signals | (Note 11) | • | 20 + 0.1C <sub>B</sub> | | 300 | ns | | t <sub>SU(STO)</sub> | Set-Up Time for Stop Condition | | • | 0.6 | | | μs | | t <sub>BUF</sub> | Bus Free Time Between a Stop and Start<br>Condition | | • | 1.3 | | | μs | **Note 1.** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime. Note 2. All voltages are with respect to GND **Note 3.** Linearity and monotonicity are defined from code $k_L$ to code $2^N-1$ , where N is the resolution and $k_L$ is given by $k_L=0.016 \bullet (2^N/V_{FS})$ , rounded to the nearest whole code. For $V_{FS}=2.5V$ and N=12, $k_L=26$ and linearity is defined from code 26 to code 4,095. For $V_{FS}=4.096V$ and N=12, $k_L=16$ and linearity is defined from code 16 to code 4,095. **Note 4.** Inferred from measurement at code 16 (LTC2633-12), code 4 (LTC2633-10) or code 1 (LTC2633-8), and at full scale. **Note 5.** This IC includes current limiting that is intended to protect the device during momentary overload conditions. Junction temperature can exceed the rated maximum during current limiting. Continuous operation above the specified maximum operating junction temperature may impair device reliability. Note 6. Digital inputs at OV or V<sub>CC</sub>. Note 7. Guaranteed by design and not production tested. **Note 8.** Internal reference mode. DAC is stepped 1/4 scale to 3/4 scale and 3/4 scale to 1/4 scale. Load is $2k\Omega$ in parallel with 100pF to GND. **Note 9.** Temperature coefficient is calculated by dividing the maximum change in output voltage by the specified temperature range. **Note 10.** Maximum $V_{IH} = V_{CC(MAX)} + 0.5V$ **Note 11.** $C_B$ = capacitance of one bus line in pF Note 12. All values refer to $V_{IH} = V_{IH(MIN)}$ and $V_{IL} = V_{IL(MAX)}$ levels. **Note 13.** Minimum $V_{IL}$ exceeds the absolute maximum rating. This condition won't damage the IC, but could degrade performance. # TYPICAL PERFORMANCE CHARACTERISTICS LTC2633-L12 (Internal Reference, $V_{FS} = 2.5V$ ) $T_A = 25$ °C unless otherwise noted. # **DNL vs Temperature** #### Reference Output Voltage vs **Temperature** #### Settling to ±1LSB Rising #### Settling to ±1LSB Falling 2633 G07 # TYPICAL PERFORMANCE CHARACTERISTICS LTC2633-H12 (Internal Reference, V<sub>FS</sub> = 4.096V) $T_A = 25$ °C unless otherwise noted. ## **DNL vs Temperature** ## Settling to ±1LSB Rising #### Settling to ±1LSB Falling Rev. D 2633 G14 2633 G13 # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C unless otherwise noted. #### LTC2633-10 # Differential Nonlinearity (DNL) 1.0 V<sub>CC</sub> = 3V V<sub>FS</sub> = 2.5V INTERNAL REF -1.0 0 256 512 768 1023 CODE #### LTC2633-8 #### LTC2633 # TYPICAL PERFORMANCE CHARACTERISTICS ## $T_A = 25$ °C unless otherwise noted. #### LTC2633 Large-Signal Response Mid-Scale-Glitch Impulse Power-On Reset Glitch Headroom at Rails vs Output Current Exiting Power-Down to Mid-Scale Power-On Reset to Mid-Scale 2633 G29 Supply Current vs Logic Voltage Exiting Power-Down for Hi-Z # TYPICAL PERFORMANCE CHARACTERISTICS $T_A = 25$ °C unless otherwise noted. # PIN FUNCTIONS **SCL (Pin 1):** Serial Clock Input Pin. Data is shifted into the SDA pin at the rising edges of the clock. This high impedance pin requires a pull-up resistor or current source to $V_{CC}$ . **CAO** (Pin 2): Chip Address Bit 0. Tie this pin to $V_{CC}$ , GND or leave it floating to select an $I^2C$ slave address for the part (see Table 1). **REF (Pin 3):** Reference Voltage Input or Output. When external reference mode is selected, REF is an input (1V $\leq$ V<sub>REF</sub> $\leq$ V<sub>CC</sub>) where the voltage supplied sets the full-scale DAC output voltage. When internal reference is selected, the 10ppm/°C 1.25V (LTC2633-L) or 2.048V (LTC2633-H) internal reference (half full-scale) is available at the pin. This output may be bypassed to GND with up to $10\mu F$ (0.1 $\mu F$ is recommended) and must be buffered when driving external DC load current. GND (Pin 4): Ground. **V<sub>OUTA</sub>**, **V<sub>OUTB</sub>** (**Pins 5,6**): DAC Analog Voltage Output. **V<sub>CC</sub>** (**Pin 7**): Supply Voltage Input. $2.7V \le V_{CC} \le 5.5V$ (LTC2633-L) or $4.5V \le V_{CC} \le 5.5V$ (LTC2633-H). Bypass to GND with a $0.1\mu F$ capacitor. **SDA (Pin 8):** Serial Data Bidirectional Pin. Data is shifted into the SDA pin and acknowledged by the SDA pin. This pin is high impedance while data is shifted in. Open drain N-channel output during acknowledgement. SDA requires a pull-up resistor or current source to $V_{CC}$ . # **BLOCK DIAGRAM** # **TEST CIRCUIT** Test circuits for I<sup>2</sup>C digital I/O (see Electrical Characteristics) # TIMING DIAGRAM Figure 1. I<sup>2</sup>C Timing Figure 2. Typical LTC2633 Write Transaction The LTC2633 is a family of dual voltage output DACs in an 8-lead TSOT package. Each DAC can operate rail-to-rail using an external reference, or with its full-scale voltage set by an integrated reference. Eighteen combinations of accuracy (12-, 10-, and 8-bit), power-on reset value (zero-scale, mid-scale in internal reference mode, or mid-scale in external reference mode), DAC power-down output load (high impedance or $200k\Omega$ ), and full-scale voltage (2.5V or 4.096V) are available. The LTC2633 is controlled using a 2-wire $I^2C$ interface. #### Power-On Reset The LTC2633-HZ/LTC2633-LZ clear the output to zeroscale when power is first applied, making system initialization consistent and repeatable. For some applications, downstream circuits are active during DAC power-up, and may be sensitive to nonzero outputs from the DAC during this time. The LTC2633 contains circuitry to reduce the power-on glitch: the analog output typically rises less than 10mV above zero scale during power-on. In general, the glitch amplitude decreases as the power supply ramp time is increased. See power-on reset glitch in the Typical Performance Characteristics section. The LTC2633-HI/LTC2633-LI/LTC2633-LX provide an alternative reset, setting the output to mid-scale when power is first applied. The LTC2633-LI/ and LTC2633-HI power up in internal reference mode, with the output set to a mid-scale voltage of 1.25V and 2.048V respectively. The LTC2633-LX power-up in external reference mode, with the output set to mid-scale of the external reference. The LTC2633-LO powers up in internal reference mode with all the DAC channels placed in the high impedance state (powered down). Input and DAC registers are set to the mid-scale code, and only the internal reference is powered up, causing supply current to be typically 180µA upon power up. Default reference mode selection is described in the Reference Modes section. ### **Power Supply Sequencing** The voltage at REF (Pin 3) must be kept within the range $-0.3V \le V_{REF} \le V_{CC} + 0.3V$ (see Absolute Maximum Ratings). Particular care should be taken to observe these limits during power supply turn-on and turn-off sequences, when the voltage at $V_{CC}$ is in transition. #### **Transfer Function** The digital-to-analog transfer function is: $$V_{OUT(IDEAL)} = \left(\frac{k}{2^N}\right) V_{REF}$$ where k is the decimal equivalent of the binary DAC input code, N is the resolution, and $V_{REF}$ is either 2.5V (LTC2633-LI/LTC2633-LZ) or 4.096V (LTC2633-HI/LTC2633-HZ) when in internal reference mode, and the voltage at REF when in external reference mode. ## I<sup>2</sup>C Serial Interface The LTC2633 communicates with a host using the standard 2-wire I<sup>2</sup>C interface. The Timing Diagram (Figure 1 and Figure 2) show the timing relationship of the signals on the bus. The two bus lines, SDA and SCL, must be high when the bus is not in use. External pull-up resistors or current sources are required on these lines. The value of these pull-up resistors is dependent on the power supply and can be obtained from the I<sup>2</sup>C specifications. For an I<sup>2</sup>C bus operating in the fast mode, an active pull-up will be necessary if the bus capacitance is greater than 200pF. The LTC2633 is a receive-only (slave) device. The master can write to the LTC2633. The LTC2633 will not acknowledge (NAK) a read request from the master. ## START (S) and STOP (P) Conditions When the bus is not in use, both SCL and SDA must be high. A bus master signals the beginning of a communication to a slave device by transmitting a START condition. A START condition is generated by transitioning SDA from high to low while SCL is high. When the master has finished communicating with the slave, it issues a STOP condition. A STOP condition is generated by transitioning SDA from low to high while SCL is high. The bus is then free for communication with another I<sup>2</sup>C device. ## Acknowledge The acknowledge (ACK) signal is used for handshaking between the master and the slave. An ACK generated by the slave lets the master know that the latest byte of information was properly received. The ACK related clock pulse is generated by the master. The master releases the SDA line (HIGH) during the ACK clock pulse. The slave-receiver must pull down the SDA bus line during the ACK clock pulse so that it remains a stable LOW during the HIGH period of this clock pulse. The LTC2633 responds to a write by a master in this manner but does not acknowledge a read operation; in that case, SDA is retained HIGH during the period of the ACK clock pulse. ## **Chip Address** The state of pin CAO determines the slave address of the part. This pin can be set to any one of three states: $V_{CC}$ , GND or float. This results in 3 selectable addresses for the part. The slave address assignments is shown in Table 1. Table 1. Slave Address Map | CAO | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |-----------------|----|----|----|----|----|----|----| | GND | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | FLOAT | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | V <sub>CC</sub> | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | GLOBAL ADDR | 1 | 1 | 1 | 0 | 0 | 1 | 1 | In addition to the address selected by the address pin, the part also responds to a global address. This address allows a common write to all LTC2633 parts to be accomplished using one 3-byte write transaction on the $I^2C$ bus. The global address, listed at the end of Tables 1, is a 7-bit hardwired address not selectable by CAO. If another address is required, please consult the factory. The maximum capacitive load allowed on the address pin (CAO) is 10pF, as these pins are driven during address detection to determine if they are floating. #### Write Word Protocol The master initiates communication with the LTC2633 with a START condition and a 7-bit slave address followed by the write bit (W) = 0. The LTC2633 acknowledges by pulling the SDA pin low at the 9th clock if the 7-bit slave address matches the address of the part (set by CAO) or the global address. The master then transmits three bytes of data. The LTC2633 acknowledges each byte of data by pulling the SDA line low at the 9th clock of each data byte transmission. After receiving three complete bytes of data, the LTC2633 executes the command specified in the 24-bit input word. If more than three data bytes are transmitted after a valid 7-bit slave address, the LTC2633 does not acknowledge the extra bytes of data (SDA is high during the 9th clock). The format of the three data bytes is shown in Figure 3. The first byte of the input word consists of the 4-bit command, followed by the 4-bit DAC address. The next two bytes contain the 16-bit data word, which consists of the 12-, 10- or 8-bit input code, MSB to LSB, followed by 4, 6 or 8 don't-care bits (LTC2633-12, LTC2633-10 and LTC2633-8 respectively). A typical LTC2633 write transaction is shown in Figure 4. The command bit assignments (C3-C0) and address (A3-A0) assignments are shown in Table 2 and Table 3. The first four commands in the table consist of write and update operations. A write operation loads a 16-bit data word from the 32-bit shift register into the input register. In an update operation, the data word is copied from the input register to the DAC register. Once copied into the DAC register, the data word becomes the active 12-, 10-, or 8-bit input code, and is converted to an analog voltage at the DAC output. Write to and update combines the first two commands. The update operation also powers up the DAC if it had been in power-down mode. The data path and registers are shown in the Block Diagram. **Table 2. Command Codes** | COMMAND* | | | k | | |----------|----|----|----|-----------------------------------------------------------| | C3 | C2 | C1 | CO | | | 0 | 0 | 0 | 0 | Write to Input Register n | | 0 | 0 | 0 | 1 | Update (Power-Up) DAC Register n | | 0 | 0 | 1 | 0 | Write to Input Register n, Update (Power-Up) All | | 0 | 0 | 1 | 1 | Write to and Update (Power-Up) DAC Register n | | 0 | 1 | 0 | 0 | Power-Down n | | 0 | 1 | 0 | 1 | Power-Down Chip (All DAC's and Reference) | | 0 | 1 | 1 | 0 | Select Internal Reference (Power-Up Reference) | | 0 | 1 | 1 | 1 | Select External Reference (Power-Down Internal Reference) | | 1 | 1 | 1 | 1 | No Operation | <sup>\*</sup>Command codes not shown are reserved and should not be used. Table 3. Address Codes | ADDRESS (n)* | | | )* | | |--------------|----|----|----|----------| | А3 | A2 | A1 | AO | | | 0 | 0 | 0 | 0 | DAC A | | 0 | 0 | 0 | 1 | DAC B | | 1 | 1 | 1 | 1 | All DACs | <sup>\*</sup> Address codes not shown are reserved and should not be used. Figure 3. Command and Data Input Format Figure 4. Typical LTC2633 Input Waveform—Programming DAC Output for Full Scale Rev. #### Reference Modes For applications where an accurate external reference is either not available, or not desirable due to limited space, the LTC2633 has a user-selectable, integrated reference. The integrated reference voltage is internally amplified by 2x to provide the full-scale DAC output voltage range. The LTC2633-LI/LTC2633-LX/LTC2633-LO/LTC2633-LZ provides a full-scale output of 2.5V. The LTC2633-HI/LTC2633-HZ provides a full-scale output of 4.096V. The internal reference can be useful in applications where the supply voltage is poorly regulated. Internal reference mode can be selected by using command 0110b, and is the power-on default for LTC2633-HZ/LTC2633-LZ, as well as for LTC2633-HI/LTC2633-LI/LTC2633-LO. The 10ppm/°C, 1.25V (LTC2633-LI/LTC2633-LX/LTC2633-LO/LTC2633-LZ) or 2.048V (LTC2633-HI/LTC2633-HZ) internal reference is available at the REF pin. Adding bypass capacitance to the REF pin will improve noise performance; $0.1\mu F$ is recommended and up to $10\mu F$ can be driven without oscillation. This output must be buffered when driving an external DC load current. Alternatively, the DAC can operate in external reference mode using command 0111b. In this mode, an input voltage supplied externally to the REF pin provides the reference (1V $\leq$ V<sub>REF</sub> $\leq$ V<sub>CC</sub>) and the supply current is reduced. The external reference voltage supplied sets the full-scale DAC output voltage. External reference mode is the power-on default for LTC2633-LX. The reference mode of LTC2633-HZ/LTC2633-LZ/LTC2633-HI/LTC2633-LI/LTC2633-LO (internal reference power-on default), can be changed by software command after power up. The same is true for LTC2633-LX (external reference power-on default). #### **Power-Down Mode** For power-constrained applications, power-down mode can be used to reduce the supply current whenever less than two DAC outputs are needed. When in power-down, the buffer amplifiers, bias circuits, and integrated reference circuits are disabled, and draw essentially zero current. The DAC outputs are put into a high impedance state, and the output pins are passively pulled to ground through individual 200k $\Omega$ resistors (LTC2633-LI/LTC2633-LX/LTC2633-LO/LTC2633-LZ/LTC2633-HI/LTC2633-HZ). For the LTC2633-LO options, the output pins are not passively pulled to ground, but are also placed in a high impedance state (open-circuited state) during power-down, typically drawing less than 0.1 $\mu$ A. The LTC2633-LO options power-up with all DAC outputs in this high impedance state. They remain that way until given a software update command. For all LTC2633 options, Input- and DAC-register contents are not disturbed during power-down. Any channel or combination of channels can be put into power-down mode by using command 0100b in combination with the appropriate DAC address, (n). The supply current is reduced approximately 30% for each DAC powered down. The integrated reference is automatically powered down when external reference is selected using command 0111b. In addition, all the DAC channels and the integrated reference together can be put into power-down mode using Power Down Chip command 0101b. When the integrated reference is in power-down mode, the REF pin becomes high impedance (typically > 1G $\Omega$ ). For all power-down commands the 16-bit data word is ignored. Normal operation resumes after executing any command that includes a DAC update, (as shown in Table 1). The selected DAC is powered up as its voltage output is updated. When a DAC which is in a powered-down state is powered up and updated, normal settling is delayed. If less than two DACs are in a powered-down state prior to the update command, the power-up delay time is 10µs. However, if both DACs and the integrated reference are powered down, then the main bias generation circuit block has been automatically shut down in addition to the DAC amplifiers and reference buffers. In this case, the power up delay time is 12µs. The power-up of the integrated reference depends on the command that powered it down. If the reference is powered down using the select external reference command (0111b), then it can only be powered back up using select internal reference command (0110b). However, if the reference was powered down For more information www.analog.com using power down chip command (0101b), then in addition to select internal reference command (0110b), any command in software that powers up the DACs will also power up the integrated reference. ## **Voltage Output** The LTC2633's integrated rail-to-rail amplifier has guaranteed load regulation when sourcing or sinking up to 10mA at 5V, and 5mA at 3V. Load regulation is a measure of the amplifier's ability to maintain the rated voltage accuracy over a wide range of load current. The measured change in output voltage per change in forced load current is expressed in LSB/mA. DC output impedance is equivalent to load regulation, and may be derived from it by simply calculating a change in units from LSB/mA to $\Omega$ . The amplifier's DC output impedance is $0.1\Omega$ when driving a load well away from the rails. When drawing a load current from either rail, the output voltage headroom with respect to that rail is limited by the $50\Omega$ typical channel resistance of the output devices (e.g., when sinking 1mA, the minimum output voltage is $50\Omega$ • 1mA, or 50mV). See the graph Headroom at Rails vs Output Current in the Typical Performance Characteristics section. The amplifier is stable driving capacitive loads of up to 500pF. ### **Rail-to-Rail Output Considerations** In any rail-to-rail voltage output device, the output is limited to voltages within the supply range. Since the analog output of the DAC cannot go below ground, it may limit for the lowest codes as shown in Figure 5b. Similarly, limiting can occur near full scale when the REF pin is tied to $V_{CC}$ . If $V_{REF} = V_{CC}$ and the DAC full-scale error (FSE) is positive, the output for the highest codes limits at $V_{CC}$ , as shown in Figure 5c. No full-scale limiting can occur if $V_{REF}$ is less than $V_{CC}$ -FSE. Offset and linearity are defined and tested over the region of the DAC transfer function where no output limiting can occur. Figure 5. Effects of Rail-to-Rail Operation on a DAC Transfer Curve (Shown for 12 Bits). - (a) Overall Transfer Function - (b) Effect of Negative Offset for Codes Near Zero - (c) Effect of Positive Full-Scale Error for Codes Near Full Scale ## **Board Layout** The PC board should have separate areas for the analog and digital sections of the circuit. A single, solid ground plane should be used, with analog and digital signals carefully routed over separate areas of the plane. This keeps digital signals away from sensitive analog signals and minimizes the interaction between digital ground currents and the analog section of the ground plane. The resistance from the LTC2633 GND pin to the ground plane should be as low as possible. Resistance here will add directly to the effective DC output impedance of the device (typically $0.1\Omega$ ). Note that the LTC2633 is no more susceptible to this effect than any other parts of this type; on the contrary, it allows layout-based performance improvements to shine rather than limiting attainable performance with excessive internal resistance. Another technique for minimizing errors is to use a separate power ground return trace on another board layer. The trace should run between the point where the power supply is connected to the board and the DAC ground pin. Thus the DAC ground pin becomes the common point for analog ground, digital ground, and power ground. When the LTC2633 is sinking large currents, this current flows out the ground pin and directly to the power ground trace without affecting the analog ground plane voltage. It is sometimes necessary to interrupt the ground plane to confine digital ground currents to the digital portion of the plane. When doing this, make the gap in the plane only as long as it needs to be to serve its purpose and ensure that no traces cross over the gap. # PACKAGE DESCRIPTION #### TS8 Package 8-Lead Plastic TSOT-23 (Reference LTC DWG # 05-08-1637 Rev A) # **REVISION HISTORY** | REV | DATE | DESCRIPTION | | | | |-----|------|----------------------------------------------------|---------------------------|--|--| | Α | 3/11 | Revised part numbering. | 2 to 9, 13, 16,<br>20, 26 | | | | В | 3/11 | Revised title of Typical Application. | 24 | | | | С | 6/17 | Removed Note 3. | | | | | D | 7/19 | Changed A-Grade Maximum INL from ±1LSB to ±1.5LSB. | 1, 2, 3, 6 | | | # TYPICAL APPLICATION Voltage Margining Application with LTC3850 (1.2V ±5%) LTC2633-LO Option Only # **RELATED PARTS** | PART NUMBER | DESCRIPTION | COMMENTS | | | |----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | LTC2632 | Dual 12-/10-/8-Bit, SPI V <sub>OUT</sub> DACs with Internal Reference | 2.7V to 5.5V Supply Range, 10ppm/°C Reference, External REF Mode, Rail-to-Rail Output, 8-Pin ThinSOT™ Package | | | | LTC2607/LTC2617/<br>LTC2627 | Dual 16-/14-/12-Bit, I <sup>2</sup> C V <sub>OUT</sub> DACs with External Reference | 260µA per DAC, 2.7V to 5.5V Supply Range, Rail-to-Rail Output, 16-Lead SSOP Package | | | | LTC2602/LTC2612/<br>LTC2622 | Dual 16-/14-/12-Bit, SPI V <sub>OUT</sub> DACs with External Reference | 300µA per DAC, 2.5V to 5.5V Supply Range, Rail-to-Rail Output, 8-Lead MSOP Package | | | | LTC1662 | Dual 10-Bit, SPI V <sub>OUT</sub> DAC with External Reference | 1.5μA per DAC, 2.7V to 5.5V Supply Range, Rail-to-Rail Output, 8-Lead MSOP Package | | | | LTC2630/LTC2631 | Single 12-/10-/8-Bit, SPI/ I <sup>2</sup> C V <sub>OUT</sub> DACs with 10ppm/°C Reference | 180μA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, Rail-to-Rail Output, in SC70 (LTC2630)/ ThinSOT (LTC2631) | | | | LTC2640 | Single 12-/10-/8-Bit, SPI V <sub>OUT</sub> DACs with 10ppm/°C Reference | 180μA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, External REF Mode, Rail-to-Rail Output, in ThinSOT | | | | LTC2634/LTC2635 | Quad 12-/10-/8-Bit, SPI/I <sup>2</sup> C V <sub>OUT</sub> DACs with 10ppm/°C Reference | ±2.5LSB INL, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, External REF Mode, 16-Pin 3mm × 3mm QFN and 10-Lead MSOP Packages | | | | LTC2636/LTC2637 | Octal 12-/10-/8-Bit, SPI/I <sup>2</sup> C V <sub>OUT</sub> DACs with 10ppm/°C Reference | 125µA per DAC, 2.7V to 5.5V Supply Range, 10ppm/°C Reference, External REF Mode, Rail-to-Rail Output, 14-Lead 4mm × 3mm DFN and 16-Lead MSOP Packages | | | | LTC2654/LTC2655 | Quad 16-/12 Bit, SPI/I <sup>2</sup> C V <sub>OUT</sub> DACs with 10ppm/°C Max Reference | ±4LSB INL Max at 16-Bits and ±2mV Offset Error, Rail-to-Rail Output,<br>20-Lead 4mm × 4mm QFN and 16-Lead Narrow SSOP Packages | | | | LTC2656/LTC2657 Octal 16-/12 Bit, SPI/I <sup>2</sup> C V <sub>OUT</sub> DACs with 10ppm/°C Max Reference | | ±4LSB INL Max at 16-Bits and ±2mV Offset Error, Rail-to-Rail Output, 20-Lead 4mm × 5mm QFN and 16-Lead TSSOP Packages | | |