# **TABLE OF CONTENTS**

| reatures                                             | 1  |
|------------------------------------------------------|----|
| Applications                                         | 1  |
| General Description                                  | 1  |
| Revision History                                     | 2  |
| Specifications                                       | 3  |
| Absolute Maximum Ratings                             | 6  |
| ESD Caution                                          |    |
| Simplified Block Diagram                             |    |
| Pin Configurations and Function Descriptions         |    |
| Typical Performance Characteristics                  |    |
| Theory of Operation                                  |    |
| Input Power                                          |    |
| Internal Linear Regulator                            |    |
| Soft Start                                           |    |
| Error Amplifier                                      |    |
| •                                                    |    |
| Current-Limit Scheme                                 |    |
| MOSFET Drivers                                       |    |
| Setting the Output Voltage                           |    |
| Switching Frequency Control and Synchronization      |    |
| Compensation                                         | 18 |
| Power-Good Indicator                                 | 18 |
| Thermal Shutdown                                     | 18 |
| REVISION HISTORY                                     |    |
| 8/2018—Rev. D to Rev. E                              |    |
| Updated Outline Dimensions                           |    |
| Changes to Ordering Guide                            | 33 |
| 2/2017—Rev. C to Rev. D                              |    |
| Updated Outline Dimensions                           | 33 |
| Changes to Ordering Guide                            |    |
| 11/2010—Rev. B to Rev. C                             |    |
| Added 20-Lead LFCSP_WQUr                             |    |
| Changes to Features and General Description Sections |    |
| Changes to Table 2                                   |    |
| Added Figure 4; Renumbered Sequentially              |    |
| Changes to Table 3                                   |    |
| Updated Outline Dimensions                           |    |
| Added Figure 59; Renumbered Sequentially             |    |
| Changes to Ordering Guide                            | 54 |

| Shutdown Control                             | . 18 |
|----------------------------------------------|------|
| Tracking                                     | . 18 |
| Application Information                      | . 19 |
| Selecting the Input Capacitor                | . 19 |
| Output LC Filter                             | . 19 |
| Selecting the MOSFETs                        | . 20 |
| Setting the Current Limit                    | . 21 |
| Accurate Current-Limit Sensing               | . 21 |
| Feedback Voltage Divider                     | . 21 |
| Compensating the Voltage Mode Buck Regulator | 21   |
| Soft Start                                   | 25   |
| Switching Noise and Overshoot Reduction      | 25   |
| Voltage Tracking                             | 25   |
| Coincident Tracking                          | . 26 |
| Ratiometric Tracking                         | . 26 |
| Thermal Considerations                       | . 28 |
| PCB Layout Guideline                         | . 29 |
| Recommended Component Manufacturers          | 30   |
| Application Circuits                         | . 31 |
| Outline Dimensions                           | . 33 |
| Ordering Guide                               | . 33 |
|                                              |      |

#### 6/2009—Rev. A to Rev. B

| 0, =00, |           | 10.72 |    |
|---------|-----------|-------|----|
| Changes | to Figure | 40    | 24 |

Changes to Features Section and General Description Section.....1

#### 4/2009—Rev. 0 to Rev. A

| Changes to IN input voltage Parameter and EN input impedan | ce |
|------------------------------------------------------------|----|
| to 5 V Zener Parameter, Table 1                            | 3  |
| Changes to Table 2                                         | 6  |
| Changes to Table 3                                         | 8  |
| Changes to Theory of Operation Section and Input Power     |    |
| Section                                                    | 14 |
| Changes to MOSFET Drivers Section                          | 15 |
| Updated Outline Dimensions                                 | 32 |
| Changes to Ordering Guide                                  | 32 |
|                                                            |    |

#### 9/2007—Revision 0: Initial Version

# **SPECIFICATIONS**

IN = 12 V,  $PV = V_{EN} = V_{TRK} = 5 \text{ V}$ , SYNC = GND, unless otherwise specified. All limits at temperature extremes are guaranteed via correlation using standard statistical quality control (SQC).  $T_J = -40$ °C to +125°C, unless otherwise specified. Typical values are at  $T_A = 25$ °C.

Table 1.

| Parameter                               | Test Conditions/Comments                                                           | Min  | Тур   | Max  | Unit |
|-----------------------------------------|------------------------------------------------------------------------------------|------|-------|------|------|
| POWER SUPPLY                            |                                                                                    |      |       |      |      |
| IN Input Voltage                        | PV is tied to VREG, IN is not tied to VREG (using internal regulator)              | 5.5  |       | 20   | V    |
| IN Input Voltage                        | IN = PV = VREG, IN is tied to VREG (not using internal regulator)                  | 3.0  |       | 5.5  | V    |
| IN Quiescent Current                    | Not switching, I <sub>VREG</sub> = 0 mA                                            |      | 1.5   | 3.0  | mA   |
| IN Shutdown Current                     | EN = GND                                                                           |      | 5     | 15   | μΑ   |
| VREG-to-GND Shutdown Impedance          | EN = GND, IN is not tied to VREG                                                   |      | 1.6   |      | ΜΩ   |
| VREG Undervoltage Lockout Threshold     | VREG rising                                                                        | 2.4  | 2.7   | 3.0  | V    |
| VREG Undervoltage Lockout Hysteresis    | VREG falling                                                                       |      | 0.125 |      | V    |
| ERROR AMPLIFER                          |                                                                                    |      |       |      |      |
| FB Regulation Voltage                   | $T_A = 25^{\circ}C, TRK > 700 \text{ mV}$                                          | 597  | 600   | 603  | mV   |
|                                         | $T_A = 0$ °C to +70°C, TRK > 700 mV                                                | 595  |       | 605  | mV   |
|                                         | $T_J = -40^{\circ}\text{C to } + 125^{\circ}\text{C}, \text{TRK} > 700 \text{ mV}$ | 591  |       | 609  | mV   |
| FB Input Bias Current                   |                                                                                    |      | 5     | 100  | nA   |
| Open-Loop Voltage Gain                  |                                                                                    |      | 70    |      | dB   |
| Gain-Bandwidth Product                  |                                                                                    |      | 20    |      | MHz  |
| COMP Sink Current                       |                                                                                    |      | 600   |      | μΑ   |
| COMP Source Current                     |                                                                                    |      | 120   |      | μΑ   |
| COMP Clamp High Voltage                 | IN = VREG = 3 V                                                                    |      | 2.4   |      | V    |
|                                         | IN = 12 V                                                                          |      | 3.6   |      | V    |
| COMP Clamp Low Voltage                  |                                                                                    |      | 0.75  |      | ٧    |
| LINEAR REGULATOR                        |                                                                                    |      |       |      |      |
| VREG Output Voltage                     | IN = 5 V+ dropout voltage to 18 V, $I_{VREG}$ = 100 mA<br>$T_J$ = -40°C to +125°C  | 4.75 | 5.0   | 5.25 | V    |
| VREG Load Regulation                    | I <sub>VREG</sub> = 0 mA to 100 mA, IN = 5.25 V to 18 V                            |      | -10   |      | mV   |
| VREG Line Regulation                    | IN = 5 V+ dropout voltage to 18 V, no load                                         |      | 1     |      | mV   |
| VREG Current Limit                      | VREG drops to 4 V                                                                  |      | 220   |      | mA   |
| VREG Short-Circuit Current              | VREG drops to 0.4 V                                                                | 60   | 140   | 200  | mA   |
| IN to VREG Dropout Voltage <sup>1</sup> | I <sub>VREG</sub> = 100 mA, IN < 5 V                                               |      | 0.6   | 1.0  | V    |
| VREG Minimum Output Capacitance         |                                                                                    | 1    |       |      | μF   |
| PWM CONTROLLER                          |                                                                                    |      |       |      |      |
| VRAMP Peak-to-Peak Voltage <sup>2</sup> |                                                                                    | 0.7  | 1.0   | 1.45 | V    |
| DH Maximum Duty Cycle                   | FREQ = GND (300 kHz)                                                               | 91   | 93    |      | %    |
| DH Minimum On Time                      | Any frequency                                                                      |      | 100   |      | ns   |
| DL Minimum On Time                      | Any frequency                                                                      |      | 200   |      | ns   |
| SOFT START                              |                                                                                    |      |       |      |      |
| SS Pull-Up Resistance                   | SS = GND                                                                           |      | 90    |      | kΩ   |
| SS Pull-Down Resistance                 | SS = 0.6 V                                                                         |      | 6     |      | kΩ   |
| SS to FB Offset Voltage                 | SS = 0 mV to 500 mV                                                                |      | -45   |      | mV   |
| SS Pull-Up Voltage                      |                                                                                    |      | 0.8   |      | V    |
| TRACKING                                |                                                                                    |      |       |      |      |
| TRK Common-Mode Input Voltage Range     |                                                                                    | 0    |       | 600  | mV   |
| TRK to FB Offset Voltage                | TRK = 0 mV to 500 mV                                                               | -5.5 |       | +5   | mV   |
| TRK Input Bias Current                  |                                                                                    |      |       | 100  | nA   |

| Parameter                                                          | Test Conditions/Comments                                                 | Min  | Тур      | Max  | Unit |
|--------------------------------------------------------------------|--------------------------------------------------------------------------|------|----------|------|------|
| OSCILLATOR                                                         |                                                                          |      |          |      |      |
| Oscillator Frequency                                               | SYNC = FREQ = GND                                                        | 240  | 300      | 360  | kHz  |
|                                                                    | SYNC = GND, FREQ = VREG                                                  | 480  | 600      | 720  | kHz  |
|                                                                    | $R_{FREQ} = 57.6 \text{ k}\Omega$                                        | 240  | 300      | 360  | kHz  |
|                                                                    | $R_{FREQ} = 35.7 \text{ k}\Omega$                                        | 370  | 450      | 530  | kHz  |
|                                                                    | $R_{FREQ} = 24.9 \text{ k}\Omega$                                        | 480  | 600      | 720  | kHz  |
| SYNC Synchronization Range                                         | FREQ = GND                                                               | 300  |          | 600  | kHz  |
|                                                                    | FREQ = VREG                                                              | 600  |          | 1200 | kHz  |
| SYNC Input Pulse Width                                             |                                                                          | 200  |          |      | ns   |
| SYNC Pin Capacitance                                               |                                                                          |      | 5        |      | рF   |
| CURRENT SENSE                                                      |                                                                          |      |          |      |      |
| CSL Threshold Voltage                                              | Relative to PGND                                                         | -17  | -38      | -58  | mV   |
| CSL Output Current                                                 | CSL = PGND                                                               |      | 50       | 56   | μΑ   |
| Current Sense Blanking Period                                      |                                                                          |      | 100      |      | ns   |
| GATE DRIVERS                                                       |                                                                          |      |          |      |      |
| DH Rise Time                                                       | $C_{DH} = 3 \text{ nF, } V_{BST} - V_{SW} = 5 \text{ V}$                 |      | 15       |      | ns   |
| DH Fall Time                                                       | $C_{DH} = 3 \text{ nF, } V_{BST} - V_{SW} = 5 \text{ V}$                 |      | 10       |      | ns   |
| DL Rise Time                                                       | $C_{DL} = 3 \text{ nF}$                                                  |      | 15       |      | ns   |
| DL Fall Time                                                       | $C_{DL} = 3 \text{ nF}$                                                  |      | 10       |      | ns   |
| DH or DL Driver R <sub>ON</sub> , Sourcing Current <sup>3, 4</sup> | Sourcing 1.5 A with a 0.1 µs pulse                                       |      | 2        |      | Ω    |
| DH or DL Driver Ron, Sinking Current <sup>3, 4</sup>               | Sinking 1.5 A with a 0.1 µs pulse                                        |      | 1.5      |      | Ω    |
| DH or DL Driver R <sub>ON</sub> , Sourcing Current                 | IN = VREG = 3 V; sourcing 1 A with a 0.1 μs pulse                        |      | 2.3      |      | Ω    |
| DH or DL Driver Ron, Sinking Current                               | IN = VREG = 3 V; sinking 1 A with a 0.1 μs pulse                         |      | 2        |      | Ω    |
| DH to DL, DL to DH Dead Time                                       | The vited 5 tysmang tyt war a on ps paise                                |      | 40       |      | ns   |
| CLOCK OUT                                                          |                                                                          |      |          |      | 113  |
| CLOCKOUT Pulse Width                                               |                                                                          |      | 360      |      | ns   |
| CLKOUT Rise or Fall Time                                           | С <sub>Ськоит</sub> = 47 pF                                              |      | 10       |      | ns   |
| SYNC to CLKOUT Propagation Delay, t <sub>PD</sub>                  | $C_{CLKOUT} = 47 \text{ pF}, C_{SYNC} = 5 \text{ pF}$                    |      | 40       |      | ns   |
| SYNC to CLKOUT Propagation Delay, tpp                              | CCLKOUT = 47 pF, CSYNC = 5 pF<br>CCLKOUT = 47 pF, CSYNC = 5 pF, IN < 5 V |      | 52       |      | ns   |
| LOGIC THRESHOLDS                                                   | CCLNOUT = 47 pt, CSTNC = 3 pt, IIV < 3 V                                 |      | <u> </u> |      | 113  |
| SYNC, CLKSET, FREQ Logic High                                      |                                                                          | 1.8  |          |      | V    |
| SYNC, CLKSET Logic Low                                             |                                                                          | 1.0  |          | 0.4  | V    |
| FREQ Logic Low                                                     |                                                                          |      |          | 0.4  | V    |
| CLKSET, SYNC, FREQ Input Leakage                                   | CLKSET, SYNC, FREQ = 0 V or VREG                                         |      |          | 1    | · .  |
| Current                                                            | CLRSE1, STINC, FREQ = 0 V OI VREG                                        |      |          | ı    | μΑ   |
| EN Input Threshold                                                 |                                                                          | 1.1  | 1.5      | 1.8  | V    |
| EN Input Threshold Hysteresis                                      |                                                                          |      | 0.2      |      | V    |
| EN Current Source                                                  | EN = 0 V to 3.0 V                                                        | -0.1 | -0.6     | -1.5 | μΑ   |
| EN Input Impedance to 5 V Zener                                    | EN = 5.5 V to 20 V                                                       |      | 100      |      | kΩ   |
| THERMAL SHUTDOWN                                                   |                                                                          |      |          |      |      |
| Thermal Shutdown Threshold⁴                                        |                                                                          |      | 145      |      | °C   |
| Thermal Shutdown Hysteresis⁴                                       |                                                                          |      | 15       |      | °C   |

| Parameter                  | Test Conditions/Comments    | Min | Тур | Max | Unit |
|----------------------------|-----------------------------|-----|-----|-----|------|
| POWER GOOD                 |                             |     |     |     |      |
| FB Overvoltage Threshold   | V <sub>FB</sub> rising      | 700 | 750 | 810 | mV   |
| FB Overvoltage Hysteresis  |                             |     | 50  |     | mV   |
| FB Undervoltage Threshold  | $V_{FB}$ falling            | 500 | 550 | 585 | mV   |
| FB Undervoltage Hysteresis |                             |     | 50  |     | mV   |
| PGOOD Propagation Delay    |                             |     | 8   |     | μs   |
| PGOOD Off Leakage Current  | $V_{PGOOD} = 5.5 V$         |     |     | 1   | μΑ   |
| PGOOD Output Low Voltage   | $I_{PGOOD} = 10 \text{ mA}$ |     | 150 | 500 | mV   |

¹ Connect IN to VREG when IN < 5.5 V. For applications with IN < 5.5V and IN not connected to VREG, keep in mind that VREG =  $V_{IN}$  − dropout. VREG must be  $\geq$  3 V for proper operation.

 $<sup>^{2}</sup>$  V<sub>RAMP</sub> = 1.0 V × f<sub>OSC</sub>/f<sub>SW</sub>, where f<sub>OSC</sub> is the natural oscillator frequency and f<sub>SW</sub> is the actual switching frequency. If SYNC is not used, then f<sub>OSC</sub> = f<sub>SW</sub>. If SYNC is used, then f<sub>SW</sub> = f<sub>SYNC</sub>.

3 With a 5 V drive, the peak source or sink current can be up to 2.5 A and 3.3 A, respectively, when driving external power MOSFETs. The duration of the peak current

pulse is generally in the order of 10 ns.

Guaranteed by design and characterization. Not subject to production test.

## **ABSOLUTE MAXIMUM RATINGS**

Table 2.

| Parameter         Rating           IN         −0.3 V to +20.5 V           EN         −0.3 V < IN + 0.3 V           PV, SYNC, FREQ, COMP, SS, FB, PGOOD, CLKSET, CLKOUT, VREG, TRK         −0.3 V to +6 V           BST-to-GND, SW-to-GND         −0.3 V to +30 V           BST-to-SW         −0.3 V to +6 V           BST-to-GND, SW-to-GND, 50 ns transients         +38 V           SW-to-GND, 30 ns negative transients         −7 V           CSL-to-GND         −1 V to +30 V           DH-to-GND         (SW − 0.3 V) to (BST + 0.3 V) |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| PV, SYNC, FREQ, COMP, SS, FB, PGOOD, CLKSET, CLKOUT, VREG, TRK  BST-to-GND, SW-to-GND  BST-to-SW  BST-to-GND, SW-to-GND, 50 ns transients  SW-to-GND, 30 ns negative transients  CSL-to-GND  DH-to-GND  -0.3 V to +6 V  (SW -0.3 V to +6 V  -0.3 V to +30 V  (SW -0.3 V) to +6 V                                                                                                                                                                                             |
| CLKSET, CLKOUT, VREG, TRK  BST-to-GND, SW-to-GND  BST-to-SW  BST-to-GND, SW-to-GND, 50 ns transients  SW-to-GND, 30 ns negative transients  CSL-to-GND  DH-to-GND  CLKSET, CLKOUT, VREG, TRK  -0.3 V to +30 V  -1 V to +30 V  (SW - 0.3 V) to                                                                                                                                                                                                                                                                                                |
| BST-to-SW -0.3 V to +6 V BST-to-GND, SW-to-GND, 50 ns transients +38 V SW-to-GND, 30 ns negative transients -7 V CSL-to-GND -1 V to +30 V DH-to-GND (SW - 0.3 V) to                                                                                                                                                                                                                                                                                                                                                                          |
| BST-to-GND, SW-to-GND, 50 ns transients SW-to-GND, 30 ns negative transients CSL-to-GND DH-to-GND  (SW - 0.3 V) to                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SW-to-GND, 30 ns negative transients                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| CSL-to-GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DH-to-GND (SW – 0.3 V) to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| (21. 10 2.12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| (551 1 0.5 V)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| DL-to-PGND $ -0.3 \text{ V to} $ $ (PV + 0.3 \text{ V}) $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| PGND-to-GND ±2 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| θ <sub>JA</sub> , 20-Lead QSOP on a Multilayer PCB (Natural Convection) <sup>1</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| θ <sub>JA</sub> , 20-Lead LFCSP on a Multilayer PCB (Natural Convection) <sup>1</sup> 35.6°C/W                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Operating Junction Temperature <sup>2</sup> -40°C to +125°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Storage Temperature –65°C to +150°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Maximum Soldering Lead Temperature 260°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

 $<sup>^1</sup>$  Junction-to-ambient thermal resistance ( $\theta_{JA}$ ) of the package was calculated or simulated on a multilayer PCB.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

Absolute maximum ratings apply individually only, not in combination. Unless otherwise specified all other voltages are referenced to GND.

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup>The junction temperature, T<sub>J</sub>, of the device is dependent on the ambient temperature, T<sub>A</sub>, the power dissipation of the device, P<sub>D</sub>, and the junction-to-ambient thermal resistance of the package,  $\theta_{JA}$ . Maximum junction temperature is calculated from the ambient temperature and power dissipation using the formula T<sub>J</sub> = T<sub>A</sub> + P<sub>D</sub> ×  $\theta_{JA}$ .

# SIMPLIFIED BLOCK DIAGRAM



Figure 2. Simplified Block Diagram

# PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. 20-Lead QSOP Pin Configuration

Figure 4. 20-Lead LFCSP Pin Configuration

**Table 3. Pin Function Descriptions** 

| QSOP<br>Pin No. | LSCSP<br>Pin No. | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-----------------|------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1               | 19               | FREQ     | Frequency Control Input. Low for 300 kHz, high for 600 kHz, or connect a resistor from FREQ to GND to set the free-running frequency between 300 kHz and 600 kHz.                                                                                                                                                                                                                                                                                                                                                            |  |
| 2               | 20               | SYNC     | Frequency Synchronization Input. Accepts external signals between 300 kHz and 600 kHz if FREQ is set to low, or between 600 kHz and 1.2 MHz if FREQ is set to high. If $f_{OSC}$ is set by $R_{FREQ}$ , then the synchronization frequency range is from $f_{OSC}$ up to 600 kHz. If SYNC is not used, connect SYNC to GND or VREG. $V_{SYNC}$ can be driven up to 6 V even when $V_{IN}$ is less than 6 V.                                                                                                                  |  |
| 3               | 1                | EN       | Enable Input. Drive EN high or tristate EN to turn on the ADP1828 controller, and drive it low to turn off. Connect EN to IN for automatic startup.                                                                                                                                                                                                                                                                                                                                                                          |  |
| 4               | 2                | IN       | Input Supply to the Internal Linear Regulator. Drive IN with 5.5 V to 20 V to power the ADP1828 from LDO, VREG; tie PV to VREG. For input voltages between 3 V and 5.5 V, tie IN, PV, and VREG together.                                                                                                                                                                                                                                                                                                                     |  |
| 5               | 3                | VREG     | Output of the Internal Linear Regulator (LDO). The internal circuitry and gate drivers are powered from VREG. Bypass VREG to AGND plane with 1 $\mu$ F ceramic capacitor for stable operation, for example, a 10 V X5R 1 $\mu$ F ceramic capacitor is sufficient. The VREG output is 5 V when IN = 5 V + dropout. Connect IN to VREG and PV when IN = 3 V to 5.5 V. For applications with IN < 5.5 V and IN not connected to VREG, keep in mind that VREG = VIN – dropout. VREG needs to be $\geq$ 3 V for proper operation. |  |
| 6               | 4                | GND      | Ground for Internal Circuits. Tie the bottom of the feedback dividers to this GND.                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 7               | 5                | COMP     | Error Amplifier Output. Connect an RC network from COMP to FB for loop compensation.                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 8               | 6                | FB       | Voltage Feedback. Connect a resistor divider from the buck regulator output to GND and tie the tap to FB to set the output voltage.                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 9               | 7                | TRK      | Tracking Input. To track a master voltage, drive TRK from a voltage divider from the master voltage. the tracking function is not used, connect TRK to VREG.                                                                                                                                                                                                                                                                                                                                                                 |  |
| 10              | 8                | SS       | Soft Start Control Input. Connect a capacitor from SS to GND to set the soft start period.                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |
| 11              | 9                | PGOOD    | Open-Drain Power-Good Output. Sinks current when FB is out of regulation. Connect a pull-up res from PGOOD to VREG.                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| 12              | 10               | PV       | Positive Input Voltage for Gate Driver DL. When IN is 3 V to 5.5 V, connect IN to VREG and PV. Connect a 1 $\mu$ F bypass capacitor from PV to PGND. When IN = 5.5 V to 20 V, connect PV to VREG.                                                                                                                                                                                                                                                                                                                            |  |
| 13              | 11               | DL       | Low-Side (Synchronous Rectifier) Gate Driver Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
| 14              | 12               | PGND     | Power GND. Ground for gate driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| 15              | 13               | CSL      | Current Sense Comparator Inverting Input. Connect a resistor between CSL and SW to set the current-limit offset.                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| 16              | 14               | SW       | Switch Node Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| 17              | 15               | DH       | High-Side (Switch) Gate Driver Output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| 18              | 16               | BST      | Boost Capacitor Input. Powers the high-side gate driver DH. Connect a 0.22 μF to 0.47 μF ceramic capacitor from BST to SW and a Schottky diode from PV to BST.                                                                                                                                                                                                                                                                                                                                                               |  |

| QSOP    | LSCSP   |          |                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------|---------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Pin No. | Pin No. | Mnemonic | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 19      | 17      | CLKSET   | Clock Set Input. Setting CLKSET to logic high (connect CLKSET to VREG) sets the CLKOUT to 2× the internal oscillator frequency and is in phase with the oscillator. Setting CLKSET to logic low sets the CLKOUT to 1× the oscillator frequency and 180° out of phase.                                                                                                                                                             |
| 20      | 18      | CLKOUT   | Clock Output. The CLKOUT frequency, $f_{CLKOUT}$ , is either $1 \times$ or $2 \times$ the oscillator frequency. CLKOUT can 0be used to synchronize another ADP1828 or ADP1829 controllers. Set $f_{CLKOUT}$ to $1 \times$ when synchronizing another ADP1828, or to $2 \times$ when synchronizing the ADP1829. If SYNC is used, $f_{SYNC} = f_{CLKOUT}$ independent of the CLKSET voltage. CLKOUT is able to drive a 100 pF load. |
| $N/A^1$ | EPAD    | EPAD     | Exposed Pad. Connect the bottom exposed pad of the LFCSP package to system AGND plane.                                                                                                                                                                                                                                                                                                                                            |

<sup>&</sup>lt;sup>1</sup> N/A means not applicable.

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 5. Efficiency vs. Load Current of Figure 1



Figure 6. Efficiency vs. Load Current of Figure 1



Figure 7. Efficiency vs. Load Current of Figure 54



Figure 8. Efficiency vs. Load Current of Figure 55



Figure 9. Efficiency vs. Load Current of Figure 57



Figure 10. VREG in Dropout, No Load



Figure 11. VREG vs. Load Current



Figure 12. VREG Voltage vs. Temperature



Figure 13. VREG Current-Limit Foldback



Figure 14.  $\Delta f_{OSC}$  vs.  $V_{IN}$ , Referenced at  $V_{IN} = 3 V$ 



Figure 15. VREG Output of Figure 55



Figure 16. Feedback Voltage vs. Temperature,  $V_{IN} = 12 V$ 



Figure 17.  $\Delta$   $f_{OSC}$  vs. Temperature



Figure 18. Supply Current vs. Input Voltage



Figure 19. Input and Output Ripple of Figure 1, 22 A Load



Figure 20. Load Transient Response of Figure 1, 5 A to 20 A,  $V_{IN} = 12 \text{ V}$ 



Figure 21. Input and Output Ripple of Figure 55, 4 A Load



Figure 22. Load Transient Response of Figure 55, 1 A to 5 A,  $V_{\text{IN}} = 12 \text{ V}$ 



Figure 23. Line Transient Response of Figure 1, No Load



Figure 24. Output Short-Circuit Response



Figure 25. Soft Start and Inrush Current of Figure 1



Figure 26. Power-On Response, EN Tied to  $V_{IN}$ 



Figure 27. Tracking, TRK from 0 V to 1 V



Figure 28. Tracking, TRK from 0 V to 0.5 V



Figure 29. CLKOUT, CLKSET = 0 V



Figure 30. CLKOUT, CLKSET = 5 V



Figure 31. SYNC



Figure 32. Start into Precharged Output



Figure 33. EN, Shutdown

### THEORY OF OPERATION

The ADP1828 is a versatile, synchronous-rectified, fixed-frequency, pulse-width modulation (PWM), voltage mode, step-down controller capable of generating an output voltage as low as 0.6 V to 85% of the input voltage. It is ideal for a wide range of applications, such as DSP and processor core input/output supplies, general-purpose power in telecom, medical imaging, gaming, PCs, set-top boxes, and industrial controls. The ADP1828 controller operates directly from 3 V to 20 V, and includes fully integrated MOSFET gate drivers and a linear regulator for internal and gate drive bias.

The ADP1828 operates at a pin-selectable, fixed switching frequency of either 300 kHz or 600 kHz, or operates at any frequency between 300 kHz and 600 kHz by connecting a resistor between FREQ and GND. The switching frequency can also be synchronized to an external clock up to 2× the nominal oscillator frequency of the device. The built-in clock output can be used for synchronizing the ADP1829 and other ADP1828 controllers, thus eliminating the need for an external clock source. The ADP1828 also includes clockout, voltage tracking, thermal overload protection, undervoltage lockout, power good, soft start to limit inrush current from the input supply during startup, reverse current protection during soft start for precharged outputs, and an adjustable lossless current-limit scheme utilizing external MOSFET R<sub>DSON</sub> sensing. The ADP1828 operates over the -40°C to +125°C junction temperature range and is available in a 20-lead QSOP.

#### **INPUT POWER**

The ADP1828 is powered from the IN pin from 3.0 V up to 20 V. The internal low dropout linear regulator, regulates the IN voltage down to 5 V when IN is between 5.5 V and 20 V. The output of the LDO is denoted as VREG. The control circuits, gate drivers, and the external boost capacitor operate from the LDO output for IN between 5.5 V and 20 V. PV powers the low-side MOSFET gate drive (DL), and IN powers the internal control circuitry. Bypass PV to PGND with a 1  $\mu F$  or greater capacitor, and bypass IN to GND with a 0.1  $\mu F$  or greater capacitor. Bypass the power input to PGND with a suitably large capacitor.

The VREG output is sensed by the undervoltage lockout (UVLO) circuit to be certain that enough voltage headroom is available to run the controllers and gate drivers. As VREG rises above about 2.7 V, the controllers are enabled. The IN voltage is not directly monitored by the UVLO circuit. If the IN voltage is insufficient to allow VREG to be above the UVLO threshold, the controllers are disabled, but the LDO continues to operate. The LDO is enabled and cannot be turned off whenever EN is high, even if VREG is below the UVLO threshold.

For a supply voltage between 5.5 V and 20 V, connect IN to the supply voltage, and tie VREG to PV. For a supply voltage between 3 V and 5.5 V, connect IN, PV, and VREG to the supply voltage. In this case, the input supply voltage directly powers the low-side gate driver.

While IN is limited to 20 V, the switching stage can run from up to 24 V and the BST pin can go to 30 V to support the gate drive. This can provide an advantage, for example, in the case of high frequency operation from high input voltage. Power dissipation in the ADP1828 can be limited by running IN from a low voltage rail while operating the switches from the high voltage rail.

#### INTERNAL LINEAR REGULATOR

The internal linear regulator has low dropout, meaning it can regulate its output voltage (VREG) close to the input voltage. It powers up the internal control circuitry and provides bias for the gate drivers when VREG is tied to PV. It is guaranteed to have more than 100 mA of output current capability, which is sufficient to handle the gate drive requirements of typical logic threshold MOSFETs driven at up to 1.2 MHz. Bypass VREG to AGND with a 1  $\mu F$  or greater capacitor.

Because the LDO supplies the gate drive current, the output of VREG is subjected to sharp transient currents as the drivers switch and the boost capacitors recharge during each switching cycle. The LDO has been optimized to handle these transients without overload faults. Due to the gate drive loading, using the VREG output for other auxiliary system loads is not recommended.

The LDO includes a current limit well above the expected maximum gate drive load. This current limit also includes a short-circuit fold back to further limit the VREG current in the event of a short-circuit fault.

#### **SOFT START**

The ADP1828 employs a programmable soft start that reduces input current transients and prevents output overshoot. SS drives an auxiliary positive input to the error amplifier; thus, the voltage at this pin regulates the voltage at the feedback control pin.

Program the soft start by connecting a capacitor from SS to GND. On startup, the capacitor charges from an internal 90  $k\Omega$  resistor to 0.8 V. The dc-to-dc converter output voltage rises with the voltage at the soft start pin, allowing the output voltage to rise slowly and reducing the inrush current.

If the output voltage is precharged prior to turn-on, the ADP1828 prevents reverse inductor current, which would discharge the output capacitor. When the voltage at SS exceeds the regulation voltage (typically 0.6 V), the reverse current is re-enabled to allow the output voltage regulation to be independent of load current.

When a controller is disabled or experiences any form of fault condition, the soft start capacitor is discharged through an internal  $6~k\Omega$  resistor, so that at restart or recovery from fault the output voltage soft starts again.

#### **ERROR AMPLIFIER**

The ADP1828 error amplifier is an operational amplifier. The ADP1828 senses the output voltage through an external resistor divider at the FB pin. The FB pin is the inverting input to the error amplifier. The error amplifier compares this feedback voltage to the internal 0.6 V reference, and the output of the error amplifier appears at the COMP pin. The COMP pin voltage then directly controls the duty cycle of the switching converter.

A series/parallel RC network is tied between the FB pin and the COMP pin to provide the compensation for the buck converter control loop. A detailed design procedure for compensating the system is provided in the Compensating the Voltage Mode Buck Regulator section.

The error amplifier output is clamped between a lower limit of about 0.75 V and a higher limit of up to about 3.6 V, depending on the VREG voltage. When the COMP pin is low, the switching duty cycle goes to 0%, and when the COMP pin is high, the switching duty cycle goes to the maximum.

The SS and TRK pins are auxiliary positive inputs to the error amplifier. Whichever voltage is lowest (SS, TRK, or the internal 0.6 V reference) controls the FB pin voltage and the output. Consequently, if two of these inputs are close to each other, a small offset is imposed on the error amplifier.

#### **CURRENT-LIMIT SCHEME**

The ADP1828 employs a programmable, cycle-by-cycle lossless current-limit circuit that uses an inexpensive resistor to set the threshold. Every switching cycle, the synchronous rectifier turns on for a minimum time and the voltage drop across the MOSFET  $R_{DSON}$  is measured to determine if the current is too high.

This measurement is done by an internal current-limit comparator and an external current-limit setting resistor. The resistor is connected between the switch node (that is the drain of the rectifier MOSFET) and the CSL pin. The CSL pin, which is the inverting input of the comparator, forces 50  $\mu$ A through the resistor to create an offset voltage drop across it.

When the inductor current is flowing in the MOSFET rectifier, its drain is forced below PGND by the voltage drop across its R<sub>DSON</sub>. If the R<sub>DSON</sub> voltage drop exceeds the preset drop on the current-limit resistor, the inverting comparator input is

similarly forced below PGND and an overcurrent fault is flagged.

The normal transient ringing on the switch node is ignored for 100 ns after the synchronous rectifier turns on, so the overcurrent condition must also persist for 100 ns for a fault to be flagged.

When the ADP1828 senses an overcurrent condition, the next switching cycle is suppressed, the soft start capacitor is discharged through an internal 6 k $\Omega$  resistor, and the error amplifier output voltage is pulled down. The ADP1828 remains in this mode for as long as the overcurrent condition persists.

Note that the current-limit scheme in the ADP1828 is not the same as a short-circuit protection. The ADP1828 does not go into current foldback in the event of a short circuit. The short-circuit output current is the current limit set by the  $R_{\rm CL}$  resistor and is monitored cycle by cycle. When the overcurrent condition is removed, operation resumes in soft start mode.

#### **MOSFET DRIVERS**

The DH pin drives the high-side switch MOSFET. This is a boosted 5 V gate driver that is powered by a bootstrap capacitor circuit. This configuration allows the high-side, N-channel MOSFET gate to be driven above the input voltage, allowing full enhancement and a low voltage drop across the MOSFET. The bootstrap capacitor is connected from the SW pin to the BST pin. A bootstrap Schottky diode connected from the PV pin to the BST pin recharges the boost capacitor every time the SW node goes low. Use a bootstrap capacitor value greater than  $100 \times$  the high-side MOSFET input capacitance.

In practice, the switch node can run up to 24 V of input voltage, and the boost nodes can operate more than 5 V above this to allow full gate drive. The IN pin can be run from 3 V to 20 V.

The switching cycle is initiated by the internal clock signal. The high-side MOSFET is turned on by the DH driver, and the SW node goes high, pulling up on the inductor. When the internally generated ramp signal crosses the COMP pin voltage, the switch MOSFET is turned off and the low-side synchronous rectifier MOSFET is turned on by the DL driver. Active break-before-make circuitry as well as a supplemental fixed dead time are used to prevent cross-conduction in the switches.

The DL pin provides the gate drive for the low-side MOSFET synchronous rectifier. Internal circuitry monitors the external MOSFETs to ensure break-before-make switching to prevent cross-conduction. An active dead-time reduction circuit reduces the break-before-make time of the switch to limit the losses due to current flowing through the synchronous rectifier body diode.

The PV pin provides power to the low-side drivers. It is limited to 5.5 V maximum input and must have a local decoupling capacitor to PGND.

The synchronous rectifier is turned on for a minimum time of about 200 ns on every switching cycle in order to sense the current. This minimum off time plus the nonoverlap dead time puts a limit on the maximum high-side switch duty cycle based on the selected switching frequency. Typically, this maximum duty cycle is about 90% at 300 kHz switching. At 1.2 MHz switching, it reduces to about 70% maximum duty cycle.

#### **SETTING THE OUTPUT VOLTAGE**

The output voltage is set using a resistive voltage divider from the output to FB. The voltage divider splits the output voltage to the 0.6 V FB regulation voltage to set the regulation output voltage. The output voltage can be set to as low as 0.6 V and as high as 85% of the power input voltage.

# SWITCHING FREQUENCY CONTROL AND SYNCHRONIZATION

The ADP1828 has a logic controlled frequency select input, FREQ, which sets the switching frequency to 300 kHz or 600 kHz. Drive FREQ low at 300 kHz and high at 600 kHz. The frequency can also be set to between 300 kHz and 600 kHz by connecting a resistor between FREQ and GND. A 24.9 k $\Omega$  sets the frequency to 600 kHz, 35.7 k $\Omega$  to 450 kHz, and 57.6 k $\Omega$  to 300 kHz. Figure 34 shows fosc as a function of  $R_{\text{FREQ}}$ .



Figure 34. fosc vs. RFREQ

The SYNC input is used to synchronize the converter switching frequency to an external signal. This allows multiple ADP1828 converters to be operated at the same frequency to prevent frequency beating or other interactions. The ADP1828 has a clock output (CLKOUT), which can be used for synchronizing the ADP1829 and other ADP1828 controllers, thus eliminating the need for an external clock source. Pulling CLKSET low sets the frequency at CLKOUT to 1× the internal oscillator frequency, fosc, and is 180° out of phase with fosc.

The 1× output is suitable for synchronizing other ADP1828s. Setting CLKSET high (connect to VREG) sets the frequency to  $2 \times f_{OSC}$  and is in phase with  $f_{OSC}$ . The  $2 \times$  output is suitable for synchronizing the dual channel ADP1829 controller (see Table 4).

Table 4. CLKOUT Truth Table<sup>1</sup>

| EN | CLKSET | SYNC     | CLKOUT  | Comment                     |
|----|--------|----------|---------|-----------------------------|
| Н  | L      | H/L      | 1× fosc | 180° out of phase with fosc |
| Н  | Н      | H/L      | 2× fosc | In phase with fosc          |
| Н  | Χ      | Clock in | Clock   | CLKOUT in-sync with         |
|    |        |          |         | clock in                    |
| L  | Χ      | Χ        | L       | CLKOUT is low               |

<sup>&</sup>lt;sup>1</sup>X: don't care, H: Logic high, L: Logic low.

To synchronize the ADP1828 switching frequency to an external signal, drive the SYNC input with an external clock or with the CLKOUT signal from another ADP1828. The ADP1828 can be synchronized to between  $1\times$  and  $2\times$  the internal oscillator frequency. If  $f_{\rm OSC}$  is set by  $R_{\rm FREQ}$ , then the synchronization frequency range is from  $f_{\rm OSC}$  up to 600 kHz. Driving SYNC faster than recommended for the FREQ setting results in a small ramp signal, which can affect the signal-to-noise ratio and the modulator gain and stability.

When an external clock is detected at the first SYNC edge, the internal oscillator is reset and the clock control shifts to SYNC. The SYNC edges then trigger subsequent clocking of the PWM outputs. The high-side MOSFET turn-on follows the rising edge of the sync input by approximately 320 ns (see Figure 35 for an illustration). If the external SYNC signal disappears during operation, the ADP1828 reverts to its internal oscillator and experiences a delay of no more than a single cycle of the internal oscillator.



#### COMPENSATION

The control loop is compensated by an external series RC network from COMP to FB and sometimes requires a series RC in parallel with the top voltage divider resistor. COMP is the output of the internal error amplifier.

The internal error amplifier compares the voltage at FB to the internal 0.6 V reference voltage. The difference between the FB voltage and the 0.6 V reference voltage is amplified by the open-loop voltage 1000 volt-to-volt gain of the error amplifier. To optimize the ADP1828 for stability and transient response for a given set of external components and input/output voltage conditions, choose the compensation components carefully. For more information on choosing the compensation components, see the Compensating the Voltage Mode Buck Regulator section.

#### **POWER-GOOD INDICATOR**

The ADP1828 features an open-drain power-good output (PGOOD) that sinks current when the output voltage drops 8.3% below or rises 25% above the nominal regulation voltage. Two comparators measure the voltage at FB to set these thresholds. The PGOOD comparator directly monitors FB, and the threshold is fixed at 0.55 V for undervoltage and 0.75 V for overvoltage. The PGOOD output also sinks current if an overtemperature or input undervoltage condition is detected and is operational with power-input voltage as low as 1.0 V.

Use this output as a logical power-good signal by connecting a pull-up resistor from PGOOD to an appropriate supply voltage.

#### THERMAL SHUTDOWN

In most applications, the ADP1828 controller itself does not generate a significant amount of heat under normal conditions, even when driving relatively large MOSFETs. However, the surrounding power components or other circuits on the same PCB can heat up the PCB to an unsafe operating temperature. A thermal shutdown protection circuit on the ADP1828 shuts off the LDO and the controllers if the die temperature exceeds approximately 145°C, but this is a gross fault protection only and must not be depended on for system reliability.

#### **SHUTDOWN CONTROL**

The ADP1828 dc-to-dc converter features a low power shutdown mode that reduces the quiescent supply current to 20  $\mu$ A, or 40  $\mu$ A when IN is tied to VREG. To shut down the ADP1828, drive EN low. To turn it on, drive EN high or tristate EN. For automatic startup, connect EN to IN.

#### **TRACKING**

The ADP1828 features a tracking input, TRK that makes the output voltage track another voltage, that is, the master voltage. This feature is especially useful in core and input/output voltage sequencing applications where the output of the ADP1828 can be set to track and not exceed another voltage.

The internal error amplifier includes three positive inputs: the internal 0.6 V reference voltage, and the SS and TRK pins. The error amplifier regulates the FB pin to the lowest of the three inputs. To track a supply voltage, tie the TRK pin to a resistor divider from the voltage to be tracked. If the TRK function is not used, tie the TRK pin to VREG.

## APPLICATION INFORMATION

#### **SELECTING THE INPUT CAPACITOR**

The input current to a buck converter is a pulse waveform. It is zero when the high-side switch is off and approximately equal to the load current when it is on. The input capacitor carries the input ripple current, allowing the input power source to supply only the dc current. The input capacitor needs sufficient ripple current rating to handle the input ripple as well as an ESR that is low enough to mitigate input voltage ripple. For the usual current ranges for these converters, it is good practice to use two parallel capacitors placed close to the drains of the high-side switch MOSFETs (one bulk capacitor of sufficiently high current rating as calculated in Equation 2 along with a 10  $\mu F$  ceramic capacitor).

Select an input bulk capacitor based on its ripple current rating. First, determine the duty cycle of the output with the larger load current:

$$D = \frac{V_{OUT}}{V_{IN}} \tag{1}$$

The input capacitor ripple current is approximately

$$I_{RIPPLE} \approx I_L \sqrt{D(1-D)}$$
 (2)

where:

 $I_L$  is the maximum inductor or load current. D is the duty cycle.

#### **OUTPUT LC FILTER**

The output LC filter smoothes the switched voltage at SW, making the dc output voltage. Choose the output LC filter to achieve the desired output ripple voltage. Because the output LC filter is part of the regulator negative-feedback control loop, the choice of the output LC filter components affects the regulation control loop stability.

Choose an inductor value such that the inductor ripple current is approximately 1/3 of the maximum dc output load current. Using a larger value inductor results in a physical size larger than required and using a smaller value results in increased losses in the inductor and/or MOSFET switches.

Choose the inductor value by the following equation:

$$L = \frac{1}{f_{SW} \times \Delta I_L} V_{OUT} \left[ 1 - \frac{V_{OUT}}{V_{IN}} \right]$$
 (3)

where:

*L* is the inductor value.

 $f_{SW}$  is the switching frequency.

 $V_{OUT}$  is the output voltage.

 $V_{IN}$  is the input voltage.

 $\Delta I_L$  is the inductor ripple current, typically 1/3 of the maximum dc load current.

Choose the output bulk capacitor to set the desired output voltage ripple. The impedance of the output capacitor at the switching frequency multiplied by the ripple current gives the output voltage ripple. The impedance is made up of the capacitive impedance plus the nonideal parasitic characteristics, including the equivalent series resistance (ESR) and the equivalent series inductance (ESL). The output voltage ripple can be approximated with:

$$\Delta V_{OUT} = \Delta I_L \sqrt{ESR^2 + \left(\frac{1}{8f_{SW}C_{OUT}}\right)^2 + (4f_{SW}ESL)^2}$$
 (4)

where

 $\Delta V_{OUT}$  is the output ripple voltage.

 $\Delta I_L$  is the inductor ripple current.

*ESR* is the equivalent series resistance of the output capacitor (or the parallel combination of ESR of all output capacitors). *ESL* is the equivalent series inductance of the output capacitor (or the parallel combination of ESL of all capacitors).

Note that the factors of 8 and 4 in Equation 4 would normally be  $2\pi$  for sinusoidal waveforms, but the ripple current waveform in this application is triangular. Parallel combinations of different types of capacitors, for example, a large aluminum electrolytic in parallel with MLCCs, can give different results.

Usually the impedance is dominated by ESR at the switching frequency, as stated in the maximum ESR rating on the capacitor data sheet, so this equation reduces to

$$\Delta V_{OUT} \cong \Delta I_L ESR \tag{5}$$

Electrolytic capacitors have significant ESL also, on the order of 5 nH to 20 nH, depending on type, size, and geometry, and PCB traces contribute some ESR and ESL as well. However, using the maximum ESR rating from the capacitor data sheet usually provides some margin such that measuring the ESL is not usually required.

In the case of output capacitors, the impedance of the ESR and ESL at the switching frequency are small, for instance, where the effective output capacitor is a bank of parallel MLCC capacitors, the capacitive impedance dominates and the ripple equation reduces to

$$\Delta V_{OUT} \cong \frac{\Delta I_L}{8C_{OUT} f_{SW}} \tag{6}$$

Make sure that the ripple current rating of the output capacitors is greater than the maximum inductor ripple current.

During a load step transient on the output, the output capacitor supplies the load until the control loop has a chance to ramp the inductor current. This initial output voltage deviation, due to a change in load, is dependent on the output capacitor characteristics. Again, usually the capacitor ESR dominates this response, and the  $\Delta V_{\rm OUT}$  in Equation 6 can be used with the load step current value for  $\Delta I_{\rm L}$ .

#### **SELECTING THE MOSFETS**

The choice of MOSFET directly affects the dc-to-dc converter performance. The MOSFET must have low on resistance to reduce I²R losses and low gate charge to reduce transition losses. In addition, the MOSFET must have low thermal resistance to ensure that the power dissipated in the MOSFET does not result in excessive MOSFET die temperature.

The high-side MOSFET carries the load current during on-time and usually carries most of the transition losses of the converter. Typically, the lower the MOSFET's on resistance, the higher the gate charge and vice versa. Therefore, it is important to choose a high-side MOSFET that balances the two losses. The conduction loss of the high-side MOSFET is determined by the equation

$$P_C \cong (I_{LOAD})^2 R_{DSON} \left( \frac{V_{OUT}}{V_{IN}} \right)$$
 (7)

where:

 $P_C$  is the conduction power loss.

 $R_{DSON}$  is the MOSFET on resistance.

The gate charging loss is approximated by the equation

$$P_G \cong V_{PV} Q_G f_{SW} \tag{8}$$

where:

 $P_G$  is the gate charging loss power.

 $V_{PV}$  is the gate driver supply voltage.

 $Q_G$  is the MOSFET total gate charge.

*f*<sub>SW</sub> is the converter switching frequency.

The high-side MOSFET transition loss is approximated by the equation

$$P_{T} = \frac{V_{IN}I_{LOAD}(t_{R} + t_{F})f_{SW}}{2} \tag{9}$$

where:

 $P_T$  is the high-side MOSFET switching loss power.

 $t_R$  is the MOSFET rise time.

 $t_F$  is the MOSFET fall time.

The total power dissipation of the high-side MOSFET is the sum of all the previous losses, or

$$P_{HS} \cong P_C + P_G + P_T \tag{10}$$

where  $P_{HS}$  is the total high-side MOSFET power loss.

The conduction losses can need an adjustment to account for the MOSFET  $R_{\rm DSON}$  variation with temperature. Note that MOSFET  $R_{\rm DSON}$  increases with increasing temperature. The MOSFET data sheet must list the thermal resistance of the package,  $\theta_{IA}$ , along with a normalized curve of the temperature coefficient of the  $R_{\rm DSON}$ . For the power dissipation estimated in Equation 10, calculate the MOSFET junction temperature rise over the ambient temperature of interest:

$$T_J = T_A + \theta_{JA} P_D \tag{11}$$

Then, calculate the new  $R_{DSON}$  from the temperature coefficient curve and the  $R_{DSON}$  specification at 25°C. An alternate method to calculate the MOSFET  $R_{DSON}$  at a second temperature,  $T_J$ , is

$$R_{DSON}$$
 at  $T_J = R_{DSON}$  at 25°C  $(1 + T_C(T_J - 25$ °C)) (12)

where  $T_C$  is the temperature coefficient of the MOSFET's R<sub>DSON</sub>, and its typical value is 0.004/°C.

Then the conduction losses can be recalculated and the procedure iterated until the junction temperature calculations are relatively consistent.

The synchronous rectifier, or low-side MOSFET, carries the inductor current when the high-side MOSFET is off. The low-side MOSFET transition loss is small and can be neglected in the calculation. For high input voltage and low output voltage, the low-side MOSFET carries the current most of the time. Therefore, to achieve high efficiency, it is critical to optimize the low-side MOSFET for low on resistance. In cases where the power loss exceeds the MOSFET rating or lower resistance is required than is available in a single MOSFET, connect multiple low-side MOSFETs in parallel. The equation for low-side MOSFET power loss is

$$P_{LS} \cong (I_{LOAD})^2 R_{DSON} \left[ 1 - \frac{V_{OUT}}{V_{IN}} \right]$$
 (13)

where.

 $P_{LS}$  is the total low-side MOSFET power loss.  $R_{DSON}$  is the total on resistance of the low-side MOSFET(s).

Check the gate charge losses of the synchronous rectifier using Equation 8 to be sure it is reasonable. If multiple low-side MOSFETs are used in parallel, then use the parallel combination of the on resistances for determining RDSON to solve this equation.

#### **SETTING THE CURRENT LIMIT**

The current-limit comparator measures the voltage across the low-side MOSFET to determine the load current.

The current limit is set through the current-limit resistor,  $R_{\rm CL}$ . The current sense pin, CSL, sources 50  $\mu A$  through the external current-limit setting resistor,  $R_{\rm CL}$ . This creates an offset voltage of  $R_{\rm CL}$  multiplied by the 50  $\mu A$  CSL current. When the drop across the low-side MOSFET  $R_{\rm DSON}$  is equal to or greater than this offset voltage, the ADP1828 flags a current-limit event.

Because the CSL current and the MOSFET  $R_{\rm DSON}$  vary over process and temperature, the minimum current limit must be set to ensure that the system can handle the maximum desired load current. To do this, use the peak current in the inductor, which is the desired current-limit level plus the ripple current, the maximum  $R_{\rm DSON}$  of the MOSFET at its highest expected temperature, and the minimum CSL current:

$$R_{CL} = \frac{I_{LPK} R_{DSON(MAX)} - 38 \text{ mV}}{42 \,\mu\text{A}} \tag{14}$$

where:

 $I_{LPK}$  is the peak inductor current.

−38 mV is the CSL threshold voltage.

Because the buck converters are usually running a fairly high current, PCB layout and component placement can affect the current-limit setting. An iteration of the R<sub>CL</sub> value can be required for a particular board layout and MOSFET selection. If alternate MOSFETs are substituted at some point in production, these resistor values can need an iteration.

#### **ACCURATE CURRENT-LIMIT SENSING**

The  $R_{DSON}$  of the external low-side MOSFET can vary by more than 50% over the temperature range. Accurate current-limit sensing can be achieved by adding a current sense resistor from the source of the low-side MOSFET to PGND. Make sure that the power rating of the current sense resistor is adequate for the application. Apply Equation 14 to calculate  $R_{CL}$  and replace  $R_{DSON(MAX)}$  with  $R_{SENSE}$ .



Figure 36. Accurate Current-Limit Sensing

#### **FEEDBACK VOLTAGE DIVIDER**

The output regulation voltage is set through the feedback voltage divider. The output voltage is divided down through the voltage divider and drives the FB feedback input. The regulation threshold at FB is 0.6 V. The maximum input bias current into FB is 100 nA. For a 0.15% degradation in regulation voltage and

with 100 nA bias current, the low-side resistor,  $R_{BOT}$ , needs to be less than 9 k $\Omega$ , which results in 67  $\mu A$  of divider current. For  $R_{BOT}$ , use a 1 k $\Omega$  to 10 k $\Omega$  resistor. A larger value resistor can be used, but results in a reduction in output voltage accuracy due to the input bias current at the FB pin, while lower values cause increased quiescent current consumption. Choose  $R_{TOP}$  to set the output voltage by using the following equation:

$$R_{TOP} = R_{BOT} \left( \frac{V_{OUT} - V_{FB}}{V_{FB}} \right) \tag{15}$$

where:

 $R_{TOP}$  is the high-side voltage divider resistance.  $R_{BOT}$  is the low-side voltage divider resistance.  $V_{OUT}$  is the regulated output voltage.  $V_{FB}$  is the feedback regulation threshold, 0.6 V.

# COMPENSATING THE VOLTAGE MODE BUCK REGULATOR

Assuming the LC filter design is complete, the feedback control system can then be compensated. Good compensation is critical to proper operation of the regulator. Calculate the quantities in Equation 16 through Equation 44 to derive the compensation values. The goal is to guarantee that the voltage gain of the buck converter crosses unity at a slope that provides adequate phase margin for stable operation. Additionally, at frequencies above the crossover frequency (fco), guaranteeing sufficient gain margin and attenuation of switching noise are important secondary goals. For initial practical designs, a good choice for the crossover frequency is one tenth of the switching frequency, calculate first

$$f_{CO} = \frac{f_{SW}}{10} \tag{16}$$

This gives sufficient frequency range to design a compensation scheme that attenuates switching artifacts, while also giving sufficient control loop bandwidth to provide a good transient response.

The output LC filter is a resonant network that inflicts two poles upon the response at a frequency ( $f_{LC}$ ). Next, calculate

$$f_{LC} = \frac{1}{2\pi\sqrt{LC}} \tag{17}$$

Generally speaking, the LC corner frequency is about two orders of magnitude below the switching frequency, and therefore about one order of magnitude below crossover. To achieve sufficient phase margin at crossover to guarantee stability, the design must compensate for the two poles at the LC corner frequency with two zeros to boost the system phase prior to crossover. The two zeros require an additional pole or two above the crossover frequency to guarantee adequate gain margin and attenuation of switching noise at high frequencies.

Depending on component selection, one zero might already be generated by the ESR of the output capacitor. Calculate this zero corner frequency, f<sub>ESR</sub>, as

$$f_{ESR} = \frac{1}{2\pi R_{ESR} C_{OUT}} \tag{18}$$

Figure 37 shows a typical Bode plot of the LC filter by itself.

The gain of the LC filter at crossover can be linearly approximated from Figure 37 as

$$A_{FILTER} = A_{LC} + A_{ESR}$$

$$A_{FILTER} = -40 \,\mathrm{dB} \times \log \left( \frac{f_{ESR}}{f_{LC}} \right) - 20 \,\mathrm{dB} \times \log \left( \frac{f_{CO}}{f_{ESR}} \right) \tag{19}$$

If  $f_{ESR} \approx f_{CO}$ , then add another 3 dB to account for the local difference between the exact solution and the linear approximation in Equation 19.



To compensate the control loop, the gain of the system must be brought back up so that it is 0 dB at the desired crossover frequency. Some gain is provided by the PWM modulation itself.

$$A_{MOD} = 20 \log \left( \frac{V_{IN}}{V_{RAMP}} \right) \tag{20}$$

For systems using the internal oscillator, this becomes

$$A_{MOD} = 20 \log \left( \frac{V_{IN}}{1.0 \text{ V}} \right) \tag{21}$$

Note that if the converter is being synchronized, the ramp voltage,  $V_{RAMP}$ , is lower than 1.0 V by the percentage of frequency increase over the nominal setting of the FREQ pin:

$$V_{RAMP} = 1.0 \text{ V} \left( \frac{f_{FREQ}}{f_{SYNC}} \right)$$
 (22)

For example, if FREQ is grounded or connected to VREG, then  $f_{\text{FREQ}}$  is 300 kHz or 600 kHz, respectively. If the frequency is set by a resistor, then  $f_{\text{FREQ}}$  is 300 kHz and  $f_{\text{SYNC}}$  is the frequency set by the resistor.  $V_{\text{RAMP}}$  is greater than 1.0 V if  $f_{\text{SYNC}}$  is less than  $f_{\text{FREQ}}$ . The rest of the system gain needs to reach 0 dB at crossover. The total gain of the system, therefore, is given by

$$A_T = A_{MOD} + A_{FILTER} + A_{COMP}$$
 (23)

where:

 $A_{MOD}$  is the gain of the PWM modulator.

 $A_{FILTER}$  is the gain of the LC filter including the effects of the ESR zero.

 $A_{COMP}$  is the gain of the compensated error amplifier.

Additionally, the phase of the system must be brought back up to guarantee stability. Note from the Bode plot of the filter that the LC contributes  $-180^{\circ}$  of phase shift (see Figure 37). Because the error amplifier is an integrator at low frequency, it contributes an initial  $-90^{\circ}$ . Therefore, before adding compensation or accounting for the ESR zero, the system is already down  $-270^{\circ}$ . To avoid loop inversion at crossover, or  $-180^{\circ}$  phase shift, a good initial practical design is to require a phase margin of  $60^{\circ}$ , which is therefore an overall phase loss of  $-120^{\circ}$  from the initial low frequency dc phase. The goal of the compensation is to boost the phase back up from  $-270^{\circ}$  to  $-120^{\circ}$  at crossover.

Two common compensation schemes are used, which are sometimes referred to as Type II or Type III compensation, depending on whether the compensation design includes two or three poles (see the Type II Compensator and Type III Compensator sections). Dominant-pole compensation, or single-pole compensation, is referred to as Type I compensation, but it is not very useful for dealing successfully with switching regulators.

If the zero produced by the ESR of the output capacitor provides sufficient phase boost at crossover, Type II compensation is adequate. If the phase boost produced by the ESR of the output capacitor is not sufficient, another zero is added to the compensation network, and thus Type III is used.

In Figure 38, the location of the ESR zero corner frequency gives a significantly different net phase at the crossover frequency.

Use the following guidelines for selecting between Type II and Type III compensators:

If  $f_{ESRZ} \le \frac{f_{CO}}{2}$ , use Type II compensation.

If  $f_{ESRZ} > \frac{f_{CO}}{2}$ , use Type III compensation.



Figure 38. LC Filter Bode Plot

The following equations are used for the calculation of the compensation components as shown in Figure 39 and Figure 40:

$$f_{ZI} = \frac{1}{2\pi R_z C_I} \tag{24}$$

$$f_{Z2} = \frac{1}{2\pi C_{FF} (R_{TOP} + R_{FF})}$$
 (25)

$$f_{PI} = \frac{1}{2\pi R_Z \frac{C_I C_{HF}}{C_I + C_{VII}}}$$
 (26)

$$f_{P2} = \frac{1}{2\pi R_{FF} C_{FF}} \tag{27}$$

where:

 $f_{Z1}$  is the zero produced in the Type II compensation.  $f_{Z2}$  is the zero produced in the Type III compensation.  $f_{P1}$  is the pole produced in the Type II compensation.  $f_{P2}$  in the pole produced in the Type III compensation.

#### Type II Compensator



Figure 39. Type II Compensation

If the output capacitor ESR zero frequency is sufficiently low ( $\leq$ ½ of the crossover frequency), use the ESR to stabilize the regulator. In this case, use the circuit shown in Figure 39. Calculate the compensation resistor,  $R_Z$ , with the following equation:

$$R_Z = \frac{R_{TOP} V_{RAMP} f_{ESR} f_{CO}}{V_{IN} f_{IC}^2}$$
 (28)

where:

 $f_{CO}$  is chosen to be 1/10 of  $f_{SW}$ .

 $V_{RAMP}$  is 1.0 V.

Next, choose the compensation capacitor to set the compensation zero,  $f_{Z1}$ , to the lesser of  $\frac{1}{4}$  of the crossover frequency or  $\frac{1}{2}$  of the LC resonant frequency

$$f_{ZI} = \frac{f_{CO}}{4} = \frac{f_{SW}}{40} = \frac{1}{2\pi R_z C_I}$$
 (29)

or

$$f_{ZI} = \frac{f_{LC}}{2} = \frac{1}{2\pi R_Z C_I} \tag{30}$$

Solving for C<sub>I</sub> in Equation 29 yields

$$C_I = \frac{20}{\pi R_Z f_{SW}} \tag{31}$$

Solving for C<sub>I</sub> in Equation 30 yields

$$C_I = \frac{1}{\pi R_Z f_{LC}} \tag{32}$$

Use the larger value of  $C_I$  from Equation 31 or Equation 32. Because of the finite output current drive of the error amplifier,  $C_I$  needs to be less than 10 nF. If it is larger than 10 nF, choose a larger  $R_{TOP}$  and recalculate  $R_Z$  and  $C_I$  until  $C_I$  is less than 10 nF.

Next, choose the high frequency pole, f<sub>P1</sub>, to be ½ of f<sub>SW</sub>.

$$f_{PI} = \frac{1}{2} f_{SW} \tag{33}$$

Because  $C_{HF} \ll C_I$ , Equation 26 is simplified to

$$f_{PI} = \frac{1}{2\pi R_Z C_{HF}} \tag{34}$$

Combine Equation 33 and Equation 34, and solve for C<sub>HF</sub>,

$$C_{HF} = \frac{1}{\pi f_{SW} R_Z} \tag{35}$$

#### Type III Compensator



Figure 40. Type III Compensation

If the output capacitor ESR zero frequency is greater than ½ of the crossover frequency, use the Type III compensator as shown in Figure 40. Set the poles and zeros as follows:

$$f_{PI} = f_{P2} = \frac{1}{2} f_{SW} \tag{36}$$

$$f_{Z1} = f_{Z2} = \frac{f_{CO}}{4} = \frac{f_{SW}}{40} = \frac{1}{2\pi R_z C_I}$$
 (37)

or

$$f_{Z1} = f_{Z2} = \frac{f_{LC}}{2} = \frac{1}{2\pi R_z C_I}$$
 (38)

Use the lower zero frequency from Equation 37 or Equation 38. Calculate the compensator resistor,  $R_{\rm Z}$ 

$$R_Z = \frac{R_{TOP} V_{RAMP} f_{ZI} f_{CO}}{V_{IN} f_{LC}^2}$$
 (39)

Next, calculate C<sub>I</sub>,

$$C_I = \frac{1}{2\pi R_Z f_{ZI}} \tag{40}$$

Because of the finite output current drive of the error amplifier,  $C_I$  needs to be less than 10 nF. If it is larger than 10 nF, choose a larger  $R_{TOP}$  and recalculate  $R_Z$  and  $C_I$  until  $C_I$  is less than 10 nF.

Because *C<sub>HF</sub>* << *C<sub>I</sub>*, combining Equation 26 and Equation 36 yields

$$C_{HF} = \frac{1}{\pi f_{SW} R_Z} \tag{41}$$

Next, calculate the feedforward capacitor  $C_{\text{FF}}$ . Assuming  $R_{\text{FF}} << R_{\text{TOP}}$ , then Equation 25 is simplified to

$$f_{Z2} = \frac{1}{2\pi C_{FF} R_{TOP}} \tag{42}$$

Solving CFF in Equation 42 yields

$$C_{FF} = \frac{1}{2\pi R_{TOP} f_{Z2}} \tag{43}$$

where  $f_{Z2}$  is obtained from Equation 37 or Equation 38.

The feedforward resistor,  $R_{\text{FF}}$ , can be calculated by combining Equation 27 and Equation 36

$$R_{FF} = \frac{1}{\pi C_{FF} f_{SW}} \tag{44}$$

Check that the calculated component values are reasonable. For instance, capacitors smaller than about 10 pF must be avoided. In addition, the ADP1828 error amplifier has a finite output current drive, so  $R_Z$  values less than 3 k $\Omega$  and  $C_I$  values greater than 10 nF must be avoided. If necessary, recalculate the compensation network with a different starting value of  $R_{TOP}$ . If  $R_Z$  is too small or  $C_I$  is too big, start with a larger value of  $R_{TOP}$ . This compensation technique can yield a good working solution.

In general, aluminum electrolytic capacitors have high ESR, and Type II compensation is adequate. However, if several aluminum electrolytic capacitors are connected in parallel, and produce a low effective ESR, then Type III compensation is needed. In addition, ceramic capacitors have very low ESR (only a few milliohms) making Type III compensation a better choice. Type III compensation offers better performance than Type II in terms of more low frequency gain and more phase margin and less high frequency gain at the crossover frequency.

#### **SOFT START**

The ADP1828 uses an adjustable soft start to limit the output voltage ramp-up period, limiting the input inrush current. The soft start is selected by setting the capacitor,  $C_{SS}$ , from SS to GND. The ADP1828 charges  $C_{SS}$  to 0.8 V through an internal 90  $k\Omega$  resistor. The voltage on the soft start capacitor while it is charging is

$$V_{\text{CSS}} = 0.8 \text{ V} \left( 1 - e^{\frac{t}{90 \text{ k}\Omega C_{\text{SS}}}} \right)$$
 (45)

The soft start period ends when the voltage on the soft start pin reaches 0.6 V. Substituting 0.6 V for V<sub>SS</sub> and solving for the soft start time *t<sub>SS</sub>*:

$$0.6 \text{ V} = 0.8 \text{ V} \left( 1 - e^{\frac{t}{90 \text{ k}\Omega C_{SS}}} \right)$$
 (46)

$$t_{SS} = 1.386 RC_{SS} \tag{47}$$

Because  $R = 90 \text{ k}\Omega$ :

$$C_{\rm cs} = t_{\rm cs} \times 8\,\mu\text{F/sec} \tag{48}$$

where  $t_{SS}$  is the desired soft start time in seconds.

#### SWITCHING NOISE AND OVERSHOOT REDUCTION

In any high speed step-down regulator, high frequency noise (generally in the range of 50 MHz to 100 MHz) and voltage overshoot are always present at the gate, the switch node (SW), and the drains of the external MOSFETs. The high frequency noise and overshoot are caused by the parasitic capacitance,  $C_{\rm gd}$ , of the external MOSFET and the parasitic inductance of the gate trace and the packages of the MOSFETs. When the high current is switched, electromagnetic interference (EMI) is generated, which can affect the operation of the surrounding circuits. To reduce voltage ringing at the drain of the MOSFET, an RC snubber can be added between SW and PGND, as illustrated in Figure 41. In most applications,  $R_{\rm SNUB}$  is about 2  $\Omega$ , and  $C_{\rm SNUB}$  about 1.2 nF.  $R_{\rm SNUB}$  and  $C_{\rm SNUB}$  can be calculated using the following equations:

$$R_{SNUB} = \frac{1}{2\pi f C_{occ}} \tag{49}$$

$$C_{SNUB} = C_{OSS} \tag{50}$$

where:

f is the high frequency ringing measured at the SW node.  $C_{OSS}$  is the total output capacitance of the top-side and low-side MOSFETs, given in the MOSFET data sheet.

The size of the RC snubber components need to be chosen correctly to handle the power dissipation. The power dissipated in RSNUB is:

$$P_{SNUB} = V_{IN}^{2} C_{SNUB} f_{SW}$$

In most applications, a size 0805 component is sufficient. The use of the RC snubber reduces the overall efficiency, generally by an amount in the range of 0.1% to 0.5%. However, the RC snubber cannot reduce the voltage overshoot. A resistor, shown as  $R_{\text{RISE}}$  in Figure 41, at the BST pin can help to reduce overshoot and is generally between 1  $\Omega$  and 5  $\Omega$ .



Figure 41. Application Circuit with a Snubber

#### **VOLTAGE TRACKING**

The ADP1828 includes a feature that tracks a master voltage. This feature is especially important when multiple ADP1828s (or other controllers such as the ADP1829) are powering separate power supply voltages, such as the core and input/output voltages of a DSP or microcontroller. In these cases, improper sequencing can cause damage to the load.

The ADP1828 tracking input is an additional positive input to the error amplifier. The feedback voltage is regulated to the lower of the 0.6 V reference, the SS voltage, or the voltage at TRK, so a lower voltage on TRK limits the output voltage. This feature allows implementation of two different types of tracking: coincident tracking, where the output voltage is the same as the master voltage until the master voltage reaches regulation, or ratiometric tracking, where the output voltage is limited to a fraction of the master voltage.

In all tracking configurations, the final value of the master voltage must be higher than the slave voltage.

Note that the soft start time setting of the master voltage must be longer than the soft start of the slave voltage. This forces the rise time of the master voltage to be imposed on the slave voltage. If the soft start setting of the slave voltage is longer, the slave comes up more slowly and the tracking relationship is not seen at the output. The slave channel must still have a soft start capacitor to give a small but reasonable soft start time to protect the device in case of restart after a current-limit event.



Figure 42. Voltage Tracking

#### COINCIDENT TRACKING

The most common application is coincident tracking, used in core vs. I/O voltage sequencing and similar applications. Coincident tracking limits the slave output voltage to be the same as the master voltage until it reaches regulation. Connect the slave TRK input to a resistor divider from the master voltage that is the same as the divider used on the slave FB pin. This forces the slave voltage to be the same as the master voltage.

For coincident tracking, use the following equation:

$$R_{TRKT} = R_{TOP}$$
 and  $R_{TRKB} = R_{BOT}$ 

where:

 $R_{TOP}$  and  $R_{BOT}$  are the values chosen in the Compensating the Voltage Mode Buck Regulator section.

See Figure 43 for an example of a coincident tracking circuit.



Figure 43. Example of a Coincident Tracking Circuit



Figure 44. Coincident Tracking



Figure 45. Coincident Tracking of Figure 43

As the master voltage rises, the slave voltage also rises in the same pattern. Eventually, the slave voltage reaches its regulation voltage, where the internal reference takes over the regulation while the TRK input continues to increase and thus removes itself from influencing the output voltage. To ensure that the output voltage accuracy is not compromised by the TRK pin being too close in voltage to the 0.6 V reference, make sure that the final value of the master voltage is greater than the slave regulation voltage by at least 10%, or 60 mV as seen at the FB node (the higher, the better). A difference of 60 mV between TRK and the 0.6 V reference produces about 3 mV of offset in the error amplifier, or 0.5%, at room temperature, while 100 mV between them produces only 0.6 mV or 0.1% offset. For accurate tracking, set the final voltage at TRK to less than or equal to 0.5 V. However, this condition would trip the PGOOD signal.

#### RATIOMETRIC TRACKING

Ratiometric tracking limits the output voltage to a fraction of the master voltage. For example, the termination voltage for DDR memories (VTT) is set to half the VDDQ voltage.



Figure 46. Ratiometric Tracking

For ratiometric tracking, the simplest configuration is to tie the TRK pin of the slave channel to the FB pin of the master channel. The advantage of this is having the fewest components, but the accuracy suffers as the TRK pin voltage becomes equal to the internal reference voltage and an offset is imposed on the error amplifier of about -18 mV at room temperature.

A more accurate solution is to provide a divider from the master voltage that sets the TRK pin voltage to be something lower than 0.6 V at regulation, for example, 0.5 V. The slave channel can be viewed as having a 0.5 V external reference supplied by the master voltage. Keep in mind that PGOOD is tripped when the TRK voltage is set to less than 0.55 V.

When this is complete, the FB divider for the slave voltage is designed as in the Compensating the Voltage Mode Buck Regulator section except to substitute the 0.5 V reference for the  $V_{\text{FB}}$  voltage. The ratio of the slave output voltage to the master voltage is a function of the two dividers:

$$\frac{V_{OUT}}{V_{MASTER}} = \frac{\left(1 + \frac{R_{TOP}}{R_{BOT}}\right)}{\left(1 + \frac{R_{TRKT}}{R_{TRKB}}\right)}$$
(51)

Figure 47 shows an example of ratiometric tracking circuit and Figure 48 shows its voltage tracking waveforms.



Figure 47. An Example of a Ratiometric Tracking Circuit



Figure 48. Ratiometric Tracking of Figure 47

Another option is to add another tap to the divider for the master voltage. Split the  $R_{\text{BOT}}$  resistor of the master voltage into two pieces, with the new tap at 0.5 V when the master voltage is in regulation. This saves one resistor, but be aware that Type III compensation on the master voltage causes the feedforward signal of the master voltage to appear at the TRK input of the slave channel.

Figure 49 shows an example of DDR memory termination application circuit, where the DDR memory termination voltage, VTT, is ½ of VDDQ. VTT can sink current during the off cycle of the ADP1828. The output waveform in Figure 50 shows that VTT changes by one-half of the output change in VDDQ.



Figure 49. An Example of a DDR Termination Circuit



Figure 50. DDR Termination; Output Waveforms of Figure 49

In addition, by selecting the resistor values in the divider carefully, Equation 51 shows that the slave voltage output can be made to have a faster ramp rate than that of the master voltage by setting the TRK voltage at the slave larger than 0.6 V and  $R_{\text{TRKB}}$  greater than  $R_{\text{TRKT}}.$  Make sure that the master SS period is long enough (that is, use a sufficiently large SS capacitor) such that the input inrush current does not run into the current limit of the power supply during startup.



Figure 51. Ratiometric Tracking of Figure 47 with  $R_{TRKT} = 5 \text{ k}\Omega$ 

#### THERMAL CONSIDERATIONS

The current required to drive the external MOSFETs comprises the vast majority of the power dissipation of the ADP1828. The on-chip LDO regulates down to 5 V, and this 5 V supplies the drivers. The full gate drive current passes through the LDO and is then dissipated in the gate drivers. The power dissipated in the gate drivers on the ADP1828 is

$$P_D = V_{IN} f_{SW} (Q_{DH} + Q_{DL})$$
 (52)

where:

 $V_{IN}$  is the voltage applied to IN.

 $f_{SW}$  is the switching frequency.

Q numbers are the total gate charge specifications from the selected MOSFET data sheets.

The power dissipation heats up the ADP1828. As the switching frequency, the input voltage, and the MOSFET size increase, the

power dissipation on the ADP1828 increases. Care must be taken not to exceed the maximum junction temperature. To calculate the junction temperature from the ambient temperature and power dissipation, use the following formula:

$$T_J = T_A + P_D \theta_{JA} \tag{53}$$

The thermal resistance ( $\theta_{JA}$ ) of the package is 83°C/W depending on board layout, and the maximum specified junction temperature is 125°C, which means that at maximum ambient temperature of 85°C without airflow, the maximum dissipation allowed is about 1 W.

A thermal shutdown protection circuit on the ADP1828 shuts off the LDO and the controllers if the die temperature exceeds approximately 145°C, but this is a gross fault protection only and must not be depended on for system reliability.

### PCB LAYOUT GUIDELINE

In any switching converter, there are some circuit paths that carry high dI/dt, which can create spikes and noise. Other circuit paths are sensitive to noise. While other circuits carry high dc current and can produce significant IR voltage drops. The key to proper PCB layout of a switching converter is to identify these critical paths and arrange the components and the copper area accordingly. When designing PCB layouts, be sure to keep high current loops small. In addition, keep compensation and feedback components away from the switch nodes and their associated components.

The following is a list of recommended layout practices for the synchronous buck controller arranged by decreasing order of importance:

- The current waveform in the top and bottom FETs is a pulse with very high dI/dt, so the path to, through, and from each individual FET must be as short as possible and the two paths must be commoned as much as possible. In designs that use a pair of D-Pak or a pair of SO-8 FETs on one side of the PCB, it is best to counter-rotate the two so that the switch node is on one side of the pair and the high-side drain can be bypassed to the low-side source with a suitable ceramic bypass capacitor, placed as close as possible to the FETs in order to minimize inductance around this loop through the FETs and capacitor. The recommended bypass ceramic capacitor values range from 1 μF to 22 μF depending upon the output current. This bypass capacitor is usually connected to a larger value bulk filter capacitor and must be grounded to the PGND plane.
- The negative terminals of GND, IN bypass, and a soft start capacitor (as well as the bottom end of the output feedback divider resistors) must be tied to an almost isolated small AGND plane. All of these connections must attach from their respective pins to the AGND plane that are as short as possible. No high current or high dI/dt signals are to be connected to this AGND plane. The AGND area must be connected through one wide trace to the negative terminal of the output filter capacitors.
- The PGND pin handles a high dI/dt gate drive current returning from the source of the low-side MOSFET. The voltage at this pin also establishes the 0 V reference for the overcurrent limit protection function and the CSL pin. A PGND plane must connect the PGND pin and the PV bypass capacitor, 1 μF, through a wide and direct path to the source of the low-side MOSFET. The placement of C<sub>IN</sub> is critical for controlling ground bounce. The negative terminal of C<sub>IN</sub> needs to be placed very close to the source of the low-side MOSFET.

- Avoid long traces or large copper areas at the FB and CSL pins, which are low signal level inputs that are sensitive to capacitive and inductive noise pickup. It is best to position any series resistors and capacitors as closely as possible to these pins. Avoid running these traces close and/or parallel to high dI/dt traces.
- The switch node is the noisiest place in the switcher circuit with large ac and dc voltages and currents. This node must be wide to keep resistive voltage drop down. But, to minimize the generation of capacitively coupled noise, the total area must be small. Place the FETs and inductor close together on a small copper plane in order to minimize series resistance and keep the copper area small.
- Gate drive traces (DH and DL) handle high dI/dt and tend to produce noise and ringing. They must be as short and direct as possible. If possible, avoid using feedthrough vias in the gate drive traces. If vias are needed, it is best to use two relatively large ones in parallel to reduce the peak current density and the current in each via. If the overall PCB layout is less than optimal, slowing down the gate drive slightly can be very helpful to reduce noise and ringing. It is occasionally helpful to place small value resistors (such as 5 Ω or 10 Ω) in between the DH and DL pins and their respective MOSFET gates. These can be populated with 0 Ω resistors if resistance is not needed. Note that the added gate resistance increases the switching rise and fall times as well as switching power loss in the MOSFET.
- The negative terminal of the output filter capacitors must be tied closely to the source of the low-side FET. Doing this helps to minimize voltage differences between GND and PGND.
- All traces must be sized according to the current that is handled as well as their sensitivity in the circuit. Standard PCB layout guidelines mainly address the heating effects of a current in a copper conductor. While these are completely valid, they do not fully cover other concerns such as stray inductance or dc voltage drop. Any dc voltage differential in connections between ADP1828 GND and the converter power output ground can cause a significant output voltage error, as it affects converter output voltage according to the ratio with the 600 mV feedback reference. For example, a 6 mV offset between ground on the ADP1828 and the converter power output causes a 1% error in the converter output voltage.

To achieve an accurate output voltage, proper grounding of the AGND and PGND planes is needed. For light to medium loads, connecting the AGND plane to the PGND plane with a trace is adequate in obtaining good output accuracy (see Figure 52). If the PGND plane is large enough and under a light to medium load, the voltage drop across the PGND plane is negligible.



Figure 52. Grounding Technique for a Light to Medium Load

However, under a heavy load, such as at 20 A, the voltage drop across the PGND plane can be significant, thus affecting the accuracy of the output. The AGND plane would then have to be routed directly to the negative terminal of the load and the power supply, as illustrated in Figure 53. The power supply GND terminal and the load GND terminal must be placed as close as possible to each other to minimize the voltage drop across these two terminals, thus improving the output accuracy.



Figure 53. Proper Grounding Technique for a Heavy Load

#### **RECOMMENDED COMPONENT MANUFACTURERS**

#### Table 5.

| Vendor                         | Components                                 |
|--------------------------------|--------------------------------------------|
| AVX Corporation                | Capacitors                                 |
| Central Semiconductor Corp.    | Diodes                                     |
| Coilcraft, Inc.                | Inductors                                  |
| Diodes, Inc.                   | Diodes                                     |
| International Rectifier        | Diodes, MOSFETs                            |
| Murata Manufacturing Co., Ltd. | Capacitors, inductors                      |
| ON Semiconductor               | Diodes, MOSFETs                            |
| Rubycon Corporation            | Capacitors                                 |
| Sanyo                          | Capacitors                                 |
| Sumida Corporation             | Inductors                                  |
| Taiyo Yuden, Inc.              | Capacitors, inductors                      |
| Toko America, Inc.             | Inductors                                  |
| United Chemi-Con, Inc.         | Capacitors                                 |
| Vishay Siliconix               | Diodes, MOSFETs, resistors, and capacitors |
| Wurth Elektronic               | Inductors                                  |

## **APPLICATION CIRCUITS**



Figure 54. Application Circuit for  $V_{IN} = 3.3 V$ , All Ceramic Solution



Figure 55. Application Circuit for  $V_{IN} = 12 V$ , All Ceramic Solution



Figure 56. Application Circuit for  $V_{IN} = 2.5 \text{ V}$  to 8 V



Figure 57. Application Circuit with 27 A Output

## **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MO-137-AD
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 58. 20-Lead Shrink Small Outline Package [QSOP] (RQ-20)

Dimensions shown in inches and (millimeters)



Figure 59. 20-Lead Lead Frame Chip Scale Package [LFCSP] 4 mm × 4 mm Body and 0.75 mm Package Height (CP-20-10) Dimensions shown in millimeters

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range <sup>2</sup> | Package Description                           | Package Option |
|--------------------|--------------------------------|-----------------------------------------------|----------------|
| ADP1828YRQZ-R7     | -40°C to +85°C                 | 20-Lead Shrink Small Outline Package [QSOP]   | RQ-20          |
| ADP1828ACPZ-R7     | -40°C to +85°C                 | 20-Lead Lead Frame Chip Scale Package [LFCSP] | CP-20-10       |
| ADP1828LC-EVALZ    |                                | Evaluation Board (with QSOP) with 5 A Output  |                |
| ADP1828HC-EVALZ    |                                | Evaluation Board (with QSOP) with 20 A Output |                |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.

©2007–2018 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners.

D06865-0-8/18(E)



www.analog.com

 $<sup>^2</sup>$  Operating junction temperature is  $-40^{\circ}$ C to  $+125^{\circ}$ C.