#### March 1996

# FAIRCHILD

## NDP6060 / NDB6060 N-Channel Enhancement Mode Field Effect Transistor

#### **General Description**

These N-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulses in the avalanche and commutation modes. These devices are particularly suited for low voltage applications such as automotive, DC/DC converters, PWM motor controls, and other battery powered circuits where fast switching, low in-line power loss, and resistance to transients are needed.

#### Features

- 48A, 60V.  $R_{DS(ON)} = 0.025\Omega @ V_{GS} = 10V.$
- Critical DC electrical parameters specified at elevated temperature.
- Rugged internal source-drain diode can eliminate the need for an external Zener diode transient suppressor.
- 175°C maximum junction temperature rating.
- High density cell design for extremely low R<sub>DS(ON)</sub>.
- TO-220 and TO-263 (D<sup>2</sup>PAK) package for both through hole and surface mount applications.







#### Absolute Maximum Ratings T<sub>c</sub> = 25°C unless otherwise noted

| Symbol              | Parameter                                                                     | NDP6060    | NDB6060 | Units |
|---------------------|-------------------------------------------------------------------------------|------------|---------|-------|
| V <sub>DSS</sub>    | Drain-Source Voltage                                                          | 60         |         |       |
| $V_{\text{DGR}}$    | Drain-Gate Voltage ( $R_{GS} \le 1 M\Omega$ ) 60                              |            |         | V     |
| V <sub>GSS</sub>    | Gate-Source Voltage - Continuous                                              | ± 20       |         | V     |
|                     | - Nonrepetitive ( $t_p < 50 \ \mu s$ ) $\pm 40$                               |            |         |       |
| I <sub>D</sub>      | Drain Current - Continuous T <sub>c</sub> =25°C                               | 48         |         | А     |
|                     | - Continuous T <sub>c</sub> =100°C                                            | 32         |         |       |
|                     | - Pulsed                                                                      | 144        |         |       |
| P <sub>D</sub>      | Total Power Dissipation @ $T_c = 25^{\circ}C$                                 | 100        |         |       |
|                     | Derate above 25°C                                                             | 0.67       |         |       |
| T_,T <sub>stg</sub> | Operating and Storage Temperature Range                                       | -65 to 175 |         |       |
| TL                  | Maximum lead temperature for soldering purposes, 1/8" from case for 5 seconds | 275        |         | °C    |

© 1997 Fairchild Semiconductor Corporation

| Symbol                                   | Parameter                                     | Conditions                                                                                                          |                        | Min | Тур   | Max   | Units |
|------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------------------------|-----|-------|-------|-------|
| DRAIN-SO                                 | DURCE AVALANCHE RATINGS (Note 1)              | •                                                                                                                   |                        |     |       |       |       |
| W <sub>DSS</sub>                         | Single Pulse Drain-Source Avalanche<br>Energy | $V_{DD} = 25 \text{ V}, \text{ I}_{D} = 48 \text{ A}$                                                               |                        |     |       | 200   | mJ    |
| I <sub>AR</sub>                          | Maximum Drain-Source Avalanche Cur            | rent                                                                                                                |                        |     |       | 48    | Α     |
| OFF CHA                                  | RACTERISTICS                                  |                                                                                                                     |                        |     |       |       |       |
| BV <sub>DSS</sub>                        | Drain-Source Breakdown Voltage                | $V_{GS} = 0 V, I_{D} = 250 \mu A$                                                                                   |                        | 60  |       |       | V     |
| I <sub>DSS</sub>                         | Zero Gate Voltage Drain Current               | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V                                                                       |                        |     |       | 250   | μA    |
|                                          |                                               |                                                                                                                     | T <sub>J</sub> = 125°C |     |       | 1     | mA    |
| I <sub>GSSF</sub>                        | Gate - Body Leakage, Forward                  | $V_{GS} = 20 \text{ V}, V_{DS} = 0 \text{ V}$                                                                       |                        |     |       | 100   | nA    |
| I <sub>GSSR</sub>                        | Gate - Body Leakage, Reverse                  | $V_{GS} = -20 \text{ V}, \text{ V}_{DS} = 0 \text{ V}$                                                              |                        |     |       | -100  | nA    |
| ON CHAF                                  | RACTERISTICS (Note 1)                         | ·                                                                                                                   |                        |     |       |       |       |
| V <sub>GS(th)</sub>                      | Gate Threshold Voltage                        | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                                                                |                        | 2   | 2.9   | 4     | V     |
|                                          |                                               |                                                                                                                     | T <sub>J</sub> = 125°C | 1.4 | 2.3   | 3.6   |       |
| R <sub>DS(ON)</sub>                      | Static Drain-Source On-Resistance             | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 24 A                                                                       |                        |     | 0.02  | 0.025 | Ω     |
|                                          |                                               |                                                                                                                     | T <sub>J</sub> = 125°C |     | 0.032 | 0.04  |       |
| l <sub>D(on)</sub>                       | On-State Drain Current                        | $V_{GS} = 10 \text{ V}, \text{ V}_{DS} = 10 \text{ V}$                                                              |                        | 48  |       |       | Α     |
| 9 <sub>FS</sub>                          | Forward Transconductance                      | $V_{\rm DS} = 10 \text{ V}, I_{\rm D} = 24 \text{ A}$                                                               |                        | 10  | 19    |       | S     |
| DYNAMIC                                  | CHARACTERISTICS                               |                                                                                                                     |                        |     |       |       |       |
| C <sub>iss</sub>                         | Input Capacitance                             | $V_{\rm DS} = 25 \text{ V}, \ V_{\rm GS} = 0 \text{ V},$                                                            |                        |     | 1190  | 1800  | pF    |
| C <sub>oss</sub>                         | Output Capacitance                            | f = 1.0 MHz                                                                                                         |                        |     | 475   | 800   | pF    |
| C <sub>rss</sub>                         | Reverse Transfer Capacitance                  | 1                                                                                                                   |                        |     | 150   | 400   | pF    |
|                                          | NG CHARACTERISTICS (Note 1)                   | 1                                                                                                                   |                        | 1   |       |       |       |
| t <sub>D(on)</sub>                       | Turn - On Delay Time                          | $V_{DD} = 30 \text{ V}, \ \text{I}_{D} = 48 \text{ A},$<br>$V_{GS} = 10 \text{ V}, \ \text{R}_{GEN} = 7.5 \ \Omega$ |                        |     | 10    | 20    | nS    |
| ţ,                                       | Turn - On Rise Time                           |                                                                                                                     |                        |     | 145   | 300   | nS    |
| t <sub>D(off)</sub>                      | Turn - Off Delay Time                         |                                                                                                                     |                        |     | 28    | 60    | nS    |
| t <sub>f</sub>                           | Turn - Off Fall Time                          |                                                                                                                     |                        |     | 77    | 150   | nS    |
| <u>4</u><br>Q_                           | Total Gate Charge                             | V <sub>100</sub> = 48 V.                                                                                            |                        |     | 39    | 70    | nC    |
| Q <sub>gs</sub>                          | Gate-Source Charge                            | $V_{DS} = 48 V,$<br>$I_{D} = 48 A, V_{GS} = 10V$                                                                    |                        |     | 7.6   |       | nC    |
| <u>∽<sub>gs</sub></u><br>Q <sub>gd</sub> | Gate-Drain Charge                             | -                                                                                                                   |                        |     | 22    |       | nC    |

| Symbol           | Parameter                                            | Conditions                            |                        | Min | Тур | Max  | Units |
|------------------|------------------------------------------------------|---------------------------------------|------------------------|-----|-----|------|-------|
| DRAIN-SO         | OURCE DIODE CHARACTERISTICS                          |                                       |                        |     |     |      |       |
| s                | Maximum Continuos Drain-Source Diode Forward Current |                                       |                        |     | 48  | Α    |       |
| I <sub>SM</sub>  | Maximum Pulsed Drain-Source Diode Forward Current    |                                       |                        |     |     | 144  | А     |
| V <sub>SD</sub>  | Drain-Source Diode Forward Voltage                   | $V_{GS} = 0 V, I_{S} = 24 A (Note 1)$ |                        |     | 0.9 | 1.3  | V     |
|                  |                                                      |                                       | T <sub>J</sub> = 125°C |     | 0.8 | 1.2  |       |
| 'n               | Reverse Recovery Time                                | $V_{GS} = 0 V, I_F = 48 A,$           |                        | 35  | 87  | 140  | ns    |
| l <sub>m</sub>   | Reverse Recovery Current                             | — dl <sub>⊧</sub> /dt = 100 A/µs      |                        | 2   | 3.6 | 8    | А     |
| THERMA           | L CHARACTERISTICS                                    |                                       |                        |     |     |      |       |
| R <sub>ØJC</sub> | Thermal Resistance, Junction-to-Case                 |                                       |                        |     |     | 1.5  | °C/W  |
| R <sub>ØJA</sub> | Thermal Resistance, Junction-to-Ambient              |                                       |                        |     |     | 62.5 | °C/W  |

Note: 1. Pulse Test: Pulse Width  $\leq$  300 µs, Duty Cycle  $\leq$  2.0%.



NDP6060 Rev. B1 / NDB6060 Rev. C



NDP6060 Rev. B1 / NDB6060 Rev. C



NDP6060 Rev. B1 / NDB6060 Rev. C



August 1999, Rev. B



September 1998, Rev. A



September 1999, Rev. B





August 1998, Rev. A

#### TRADEMARKS

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

ACEx<sup>TM</sup> CoolFET<sup>TM</sup> CROSSVOLT<sup>TM</sup> E<sup>2</sup>CMOS<sup>TM</sup> FACT<sup>TM</sup> FACT Quiet Series<sup>TM</sup> FAST<sup>®</sup> FAST<sup>®</sup> FASTr<sup>TM</sup> GTO<sup>TM</sup> HiSeC<sup>TM</sup> ISOPLANAR<sup>™</sup> MICROWIRE<sup>™</sup> POP<sup>™</sup> PowerTrench<sup>®</sup> QFET<sup>™</sup> QS<sup>™</sup> Quiet Series<sup>™</sup> SuperSOT<sup>™</sup>-3 SuperSOT<sup>™</sup>-6 SuperSOT<sup>™</sup>-8

SyncFET™ TinyLogic™ UHC™ VCX™

### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user. 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### **PRODUCT STATUS DEFINITIONS**

Definition of Terms

| Datasheet Identification                 | Product Status            | Definition                                                                                                                                                                                                                        |  |  |  |  |
|------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Advance Information                      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                                |  |  |  |  |
| Preliminary                              | First Production          | This datasheet contains preliminary data, and<br>supplementary data will be published at a later date.<br>Fairchild Semiconductor reserves the right to make<br>changes at any time without notice in order to improve<br>design. |  |  |  |  |
| No Identification Needed Full Production |                           | This datasheet contains final specifications. Fairchil<br>Semiconductor reserves the right to make changes a<br>any time without notice in order to improve design.                                                               |  |  |  |  |
| Obsolete                                 | Not In Production         | This datasheet contains specifications on a product<br>that has been discontinued by Fairchild semiconductor.<br>The datasheet is printed for reference information only.                                                         |  |  |  |  |

ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <u>www.onsemi.com/site/pdf/Patent-Marking.pdf</u>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor haves against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death a

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative

© Semiconductor Components Industries, LLC

Downloaded from Arrow.com.