September 1983 Revised February 1999 # MM74HC165 # Parallel-in/Serial-out 8-Bit Shift Register ### **General Description** The MM74HC165 high speed PARALLEL-IN/SERIAL-OUT SHIFT REGISTER utilizes advanced silicon-gate CMOS technology. It has the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads. This 8-bit serial shift register shifts data from ${\rm Q_A}$ to ${\rm Q_H}$ when clocked. Parallel inputs to each stage are enabled by a low level at the SHIFT/LOAD input. Also included is a gated CLOCK input and a complementary output from the eighth bit. Clocking is accomplished through a 2-input NOR gate permitting one input to be used as a CLOCK INHIBIT function. Holding either of the CLOCK inputs high inhibits clocking, and holding either CLOCK input low with the SHIFT/LOAD input high enables the other CLOCK input. Data transfer occurs on the positive going edge of the clock. Parallel loading is inhibited as long as the SHIFT/LOAD input is HIGH. When taken LOW, data at the parallel inputs is loaded directly into the register independent of the state of the clock. The 74HC logic family is functionally as well as pin-out compatible with the standard 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{CC}$ and ground. ### **Features** - Typical propagation delay: 20 ns (clock to Q) - Wide operating supply voltage range: 2–6V - Low input current: 1 µA maximum - Low quiescent supply current: 80 µA maximum (74HC Series) - Fanout of 10 LS-TTL loads ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|------------------------------------------------------------------------------| | MM74HC165M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | MM74HC165SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | MM74HC165MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | MM74HC165 | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### Connection Diagram # Pin Assignments for DIP, SOIC, SOP and TSSOP PARALLEL INPUTS ### **Function Table** | Inputs | | | | | | rnal | Output | |--------|---------|-------|--------|----------|---------------------|----------------|----------| | Shift/ | Clock | Clock | Serial | Parallel | Outputs | | $Q_H$ | | Load | Inhibit | | | АН | $Q_A$ | Q <sub>B</sub> | | | L | Х | Х | Х | ah | а | b | h | | Н | L | L | Х | Х | $Q_{A0}$ | $Q_{B0}$ | $Q_{H0}$ | | Н | L | 1 | Н | Х | Н | $Q_{AN}$ | $Q_{GN}$ | | Н | L | 1 | L | Х | L | $Q_{AN}$ | $Q_{GN}$ | | Н | Н | Х | Х | Х | $Q_{\Delta \Omega}$ | $Q_{R0}$ | $Q_{H0}$ | H = HIGH Level (steady state), L = LOW Level (steady state) X = Irrelevant (any input, including transitions) $\uparrow$ = Transition from LOW-to-HIGH level $\mathbf{Q_{A0}},\ \mathbf{Q_{B0}},\ \mathbf{Q_{H0}}=\mathbf{The}\ level\ of\ \mathbf{Q_{A}},\ \mathbf{Q_{B}},\ or\ \mathbf{Q_{H}},\ respectively,\ before\ the\ indicated\ steady-state\ input\ conditions\ were\ established.$ $Q_{AN}$ , $Q_{GN}$ = The level of $Q_A$ or $Q_G$ before the most recent $\uparrow$ transition of the clock; indicates a one-bit shift. © 1999 Fairchild Semiconductor Corporation DS005316.prf # Absolute Maximum Ratings(Note 1) (Note 2) | Supply Voltage (V <sub>CC</sub> ) | -0.5 to +7.0V | |----------------------------------------------------------|----------------------------| | DC Input Voltage (V <sub>IN</sub> ) | $-1.5$ to $V_{CC}$ +1.5V | | DC Output Voltage (V <sub>OUT</sub> ) | $-0.5$ to $V_{CC}$ $+0.5V$ | | Clamp Diode Current (I <sub>IK</sub> , I <sub>OK</sub> ) | ±20 mA | | DC Output Current, per pin (I <sub>OUT</sub> ) | ±25 mA | | DC $V_{CC}$ or GND Current, per pin ( $I_{CC}$ ) | ±50 mA | | Storage Temperature Range (T <sub>STG</sub> ) | -65°C to +150°C | | Power Dissipation (P <sub>D</sub> ) | | | (Note 3) | 600 mW | | S.O. Package only | 500 mW | | Lead Temperature (T <sub>L</sub> ) | | | (Soldering 10 seconds) | 260°C | # Recommended Operating Conditions | | Min | Max | Units | |-----------------------------------------------|-----|----------|-------| | Supply Voltage (V <sub>CC</sub> ) | 2 | 6 | V | | DC Input or Output Voltage | | | | | $(V_{IN}, V_{OUT})$ | 0 | $V_{CC}$ | V | | Operating Temperature Range (T <sub>A</sub> ) | -40 | +85 | °C | | Input Rise or Fall Times | | | | | $(t_r, t_f)$ $V_{CC} = 2.0V$ | | 1000 | ns | | $V_{CC} = 4.5V$ | | 500 | ns | | $V_{CC} = 6.0V$ | | 400 | ns | | Note 4. About to Manhaman Budgan and their | | | : | Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur. Note 2: Unless otherwise specified all voltages are referenced to ground. Note 3: Power Dissipation temperature derating — plastic "N" package: – 12 mW/°C from 65°C to 85°C. ## DC Electrical Characteristics (Note 4) | Symbol | Parameter | Conditions | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | T <sub>A</sub> = -55 to 125°C | Units | |-----------------|--------------------|------------------------------------------|-----------------|-----------------------|------|--------------------------------------------|-------------------------------|-------| | Зушьог | | | *cc | Тур | | Guaranteed L | aranteed Limits | | | V <sub>IH</sub> | Minimum HIGH Level | | 2.0V | | 1.5 | 1.5 | 1.5 | V | | | Input Voltage | | 4.5V | | 3.15 | 3.15 | 3.15 | V | | | | | 6.0V | | 4.2 | 4.2 | 4.2 | V | | V <sub>IL</sub> | Maximum LOW Level | | 2.0V | | 0.5 | 0.5 | 0.5 | V | | | Input Voltage | | 4.5V | | 1.35 | 1.35 | 1.35 | V | | | | | 6.0V | | 1.8 | 1.8 | 1.8 | V | | V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | Output Voltage | $ I_{OUT} \le 20 \ \mu A$ | 2.0V | 2.0 | 1.9 | 1.9 | 1.9 | V | | | | | 4.5V | 4.5 | 4.4 | 4.4 | 4.4 | V | | | | | 6.0V | 6.0 | 5.9 | 5.9 | 5.9 | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | | $ I_{OUT} \le 4.0 \text{ mA}$ | 4.5V | 4.2 | 3.98 | 3.84 | 3.7 | V | | | | $ I_{OUT} \le 5.2 \text{ mA}$ | 6.0V | 5.7 | 5.48 | 5.34 | 5.2 | V | | V <sub>OL</sub> | Maximum LOW Level | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | Output Voltage | $ I_{OUT} \le 20 \ \mu A$ | 2.0V | 0 | 0.1 | 0.1 | 0.1 | V | | | | | 4.5V | 0 | 0.1 | 0.1 | 0.1 | V | | | | | 6.0V | 0 | 0.1 | 0.1 | 0.1 | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | | $ I_{OUT} \le 4.0 \text{ mA}$ | 4.5V | 0.2 | 0.26 | 0.33 | 0.4 | V | | | | $ I_{OUT} \le 5.2 \text{ mA}$ | 6.0V | 0.2 | 0.26 | 0.33 | 0.4 | V | | I <sub>IN</sub> | Maximum Input | V <sub>IN</sub> = V <sub>CC</sub> or GND | 6.0V | | ±0.1 | ±1.0 | ±1.0 | μΑ | | | Current | $V_{CC} = 2-6V$ | | | | | | | | I <sub>CC</sub> | Maximum Quiescent | V <sub>IN</sub> = V <sub>CC</sub> or GND | 6.0V | | 8.0 | 80 | 160 | μΑ | | | Supply Current | $I_{OUT} = 0 \mu A$ | | | | | | | | | | $V_{CC} = 2-6V$ | | | | | | | | | | | | | | | | - | Note 4: For a power supply of 5V $\pm$ 10% the worst case output voltages ( $V_{OH}$ , and $V_{OL}$ ) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case $V_{IH}$ and $V_{IL}$ occur at $V_{CC} = 5.5V$ and 4.5V respectively. (The $V_{IH}$ value at 5.5V is 3.85V.) The worst case leakage current ( $I_{IN}$ , $I_{CC}$ , and $I_{OZ}$ ) occur for CMOS at the higher voltage and so the 6.0V values should be used. ## **AC Electrical Characteristics** $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , $C_L = 15$ pF, $t_r = t_f = 6$ ns | Symbol | Parameter | Conditions | Тур | Guaranteed<br>Limit | Units | |-------------------------------------|---------------------------------------------------------------------------|------------|-----|---------------------|-------| | f <sub>MAX</sub> | Maximum Operating Frequency | | 50 | 30 | MHz | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay H to Q <sub>H</sub> or $\overline{Q}_H$ | | 15 | 25 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay<br>Serial Shift/Parallel Load to Q <sub>H</sub> | | 13 | 25 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation Delay Clock to Output | | 15 | 25 | ns | | t <sub>S</sub> | Minimum Setup Time Serial Input to Clock, Parallel or Data to Shift/Load | | 10 | 20 | ns | | t <sub>S</sub> | Minimum Setup Time Shift/Load to Clock | | 11 | 20 | ns | | t <sub>S</sub> | Minimum Setup Time Clock Inhibit to Clock | | 10 | 20 | ns | | t <sub>H</sub> | Minimum Hold Time Serial Input to Clock or Parallel Data to Shift/Load | | | 0 | ns | | t <sub>W</sub> | Minimum Pulse Width Clock | | | 16 | ns | ## **AC Electrical Characteristics** $C_L = 50$ pF, $t_r = t_f = 6$ ns (unless otherwise specified) | Symbol | Parameter | Conditions | V <sub>CC</sub> | $T_A = 25^{\circ}C$ | | $T_A = -40 \text{ to } 85^{\circ}\text{C}$ | T <sub>A</sub> = -55 to 125°C | Units | |-------------------------------------|-----------------------------------------------|------------|-----------------|---------------------|------|--------------------------------------------|-------------------------------|-------| | Symbol | | | • 66 | Тур | | Guaranteed L | imits | Units | | f <sub>MAX</sub> | Maximum Operating | | 2.0V | 10 | 5 | 4 | 4 | MHz | | | Frequency | | 4.5V | 45 | 27 | 21 | 18 | MHz | | | | | 6.0V | 50 | 32 | 25 | 21 | MHz | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | | 2.0V | 70 | 150 | 189 | 225 | ns | | | Delay H to Q <sub>H</sub> or $\overline{Q}_H$ | | 4.5V | 21 | 30 | 38 | 45 | ns | | | | | 6.0V | 18 | 26 | 33 | 39 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | | 2.0V | 70 | 175 | 220 | 260 | ns | | | Delay Serial Shift/ | | 4.5V | 21 | 35 | 44 | 52 | ns | | | Parallel Load to Q <sub>H</sub> | | 6.0V | 18 | 30 | 37 | 44 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | | 2.0V | 70 | 150 | 189 | 225 | ns | | | Delay Clock to Output | | 4.5V | 21 | 30 | 38 | 45 | ns | | | | | 6.0V | 18 | 26 | 33 | 39 | ns | | t <sub>S</sub> | Minimum Setup Time | | 2.0V | 35 | 100 | 125 | 150 | ns | | | Serial Input to Clock, | | 4.5V | 11 | 20 | 25 | 30 | ns | | | or Parallel Data to Shift/Load | | 6.0V | 9 | 17 | 21 | 25 | ns | | t <sub>S</sub> | Minimum Setup Time | | 2.0V | 38 | 100 | 125 | 150 | ns | | | Shift/Load to Clock | | 4.5V | 12 | 20 | 25 | 30 | ns | | | | | 6.0V | 9 | 17 | 21 | 25 | ns | | t <sub>S</sub> | Minimum Setup Time | | 2.0V | 35 | 100 | 125 | 150 | ns | | | Clock Inhibit to Clock | | 4.5V | 11 | 20 | 25 | 30 | ns | | | | | 6.0V | 9 | 17 | 21 | 25 | ns | | t <sub>H</sub> | Minimum Hold Time Serial | | 2.0V | i | 0 | 0 | 0 | ns | | | Input to Clock or | | 4.5V | 1 | 0 | 0 | 0 | ns | | | Parallel Data to Shift/Load | | 6.0V | 1 | 0 | 0 | 0 | ns | | t <sub>W</sub> | Minimum Pulse Width, | | 2.0V | 30 | 80 | 100 | 120 | ns | | | Clock | | 4.5V | 9 | 16 | 20 | 24 | ns | | | | | 6.0V | 8 | 14 | 18 | 20 | ns | | t <sub>THL</sub> , t <sub>TLH</sub> | Maximum Output | | 2.0V | 30 | 75 | 95 | 110 | ns | | | Rise and Fall Time | | 4.5V | 9 | 15 | 19 | 22 | ns | | | | | 6.0V | 8 | 13 | 16 | 19 | ns | | t <sub>r</sub> , t <sub>f</sub> | Maximum Input Rise and | | 2.0V | i | 1000 | 1000 | 1000 | ns | | | Fall Time | | 4.5V | 1 | 500 | 500 | 500 | ns | | | | | 6.0V | i ' | 400 | 400 | 400 | ns | pF #### AC Electrical Characteristics (Continued) ### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 16-Lead Plastic Dual-In-Line Package (PDIP), MS-001, 0.300" Wide Package N16E ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol ### **PUBLICATION ORDERING INFORMATION** ### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative © Semiconductor Components Industries, LLC www.onsemi.com