| Part Number <sup>1</sup>  | Memory     |           | FlexCAN | Maximum number of |  |
|---------------------------|------------|-----------|---------|-------------------|--|
| Γ                         | Flash (KB) | SRAM (KB) |         | l\O's             |  |
| MKV11Z128VLH7             | 128        | 16        | Yes     | 46                |  |
| MKV11Z128VLF7             | 128        | 16        | Yes     | 35                |  |
| MKV11Z128VLC7 2           | 128        | 16        | Yes     | 26                |  |
| MKV11Z128VFM7             | 128        | 16        | Yes     | 26                |  |
| MKV11Z64VLH7              | 64         | 16        | Yes     | 46                |  |
| MKV11Z64VLF7              | 64         | 16        | Yes     | 35                |  |
| MKV11Z64VLC7 <sup>2</sup> | 64         | 16        | Yes     | 26                |  |
| MKV11Z64VFM7              | 64         | 16        | Yes     | 26                |  |
| MKV10Z64VLH7              | 64         | 16        | No      | 46                |  |
| MKV10Z64VLF7              | 64         | 16        | No      | 35                |  |
| MKV10Z64VLC7 <sup>2</sup> | 64         | 16        | No      | 26                |  |
| MKV10Z64VFM7              | 128        | 16        | No      | 26                |  |
| MKV10Z128VLH7             | 128        | 16        | No      | 46                |  |
| MKV10Z128VLF7             | 128        | 16        | No      | 35                |  |
| MKV10Z128VLC7 2           | 128        | 16        | No      | 26                |  |
| MKV10Z128VFM7             | 128        | 16        | No      | 26                |  |

#### **Ordering Information**

1. To confirm current availability of orderable part numbers, go to http://www.nxp.com and perform a part number search.

2. The 32-pin LQFP package supporting this part number is not yet available, however it is included in a Package Your Way program for Kinetis MCUs. Please visit http://www.nxp.com/KPYW for more details.

#### **Related Resources**

| Туре                | Description                                                                                                                    | Resource                                                                                                                                                                                                          |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Product<br>Selector | The Product Selector is a web-based tool to assist in selecting the MCU product for your application.                          | Product Selector                                                                                                                                                                                                  |
| Product Brief       | The Product Brief contains concise overview/summary information to enable quick evaluation of a device for design suitability. | KV10PB <sup>1</sup>                                                                                                                                                                                               |
| Reference<br>Manual | The Reference Manual contains a comprehensive description of the structure and function (operation) of a device.               | KV10P48M75RM <sup>1</sup>                                                                                                                                                                                         |
| Data Sheet          | The Data Sheet includes electrical characteristics and signal connections.                                                     | This document                                                                                                                                                                                                     |
| Chip Errata         | The chip mask set Errata provides additional or corrective information for a particular device mask set.                       | • KV10Z_1N81H <sup>1</sup><br>• KINETIS_V_0N63P <sup>1</sup>                                                                                                                                                      |
| Package<br>drawing  | Package dimensions are provided in package drawings.                                                                           | <ul> <li>QFN 32-pin:<br/>98ASA00473D<sup>1</sup></li> <li>LQFP 32-pin:<br/>98ASH70029A<sup>1</sup></li> <li>LQFP 48-pin:<br/>98ASH00962A<sup>1</sup></li> <li>LQFP 64-pin:<br/>98ASS23234W<sup>1</sup></li> </ul> |

1. To find the associated resource, go to http://www.nxp.com and perform a search using this term.

2



Figure 1. KV11 block diagram

# **Table of Contents**

| 1 | Rati | nas      |                                              | 5    |
|---|------|----------|----------------------------------------------|------|
| Ċ | 1.1  | -        | al handling ratings                          |      |
|   | 1.2  |          | re handling ratings                          |      |
|   |      |          | andling ratings                              |      |
|   |      |          | e and current operating ratings              |      |
| 2 |      |          |                                              |      |
|   | 2.1  |          | ctrical characteristics                      |      |
|   | 2.2  |          | itching electrical specifications            |      |
|   |      | 2.2.1    | Voltage and current operating requirements   |      |
|   |      | 2.2.2    | LVD and POR operating requirements           |      |
|   |      | 2.2.3    | Voltage and current operating behaviors      |      |
|   |      | 2.2.4    | Power mode transition operating behaviors    | 9    |
|   |      | 2.2.5    | KV11x Power consumption operating behaviors. | . 10 |
|   |      | 2.2.6    | EMC radiated emissions operating behaviors   | . 16 |
|   |      | 2.2.7    | Designing with radiated emissions in mind    | .17  |
|   |      | 2.2.8    | Capacitance attributes                       | .17  |
|   | 2.3  | Switchi  | ng specifications                            | .17  |
|   |      | 2.3.1    | Device clock specifications                  | .17  |
|   |      | 2.3.2    | General switching specifications             | 18   |
|   | 2.4  | Therma   | al specifications                            | . 19 |
|   |      | 2.4.1    | Thermal operating requirements               | 19   |
|   |      | 2.4.2    | Thermal attributes                           | .19  |
| 3 | Peri | pheral c | pperating requirements and behaviors         | 20   |
|   | 3.1  | Core m   | nodules                                      | 20   |
|   |      | 3.1.1    | SWD Electricals                              | .20  |
|   | 3.2  | System   | n modules                                    | 21   |
|   | 3.3  | Clock r  | nodules                                      | 21   |
|   |      | 3.3.1    | MCG specifications                           | .21  |
|   |      | 3.3.2    | Oscillator electrical specifications         | .23  |
|   | 3.4  | Memor    | ies and memory interfaces                    | 25   |
|   |      | 3.4.1    | Flash electrical specifications              | .25  |
|   | 3.5  | Securit  | y and integrity modules                      | 27   |
|   | 3.6  | Analog   |                                              | 27   |
|   |      | 3.6.1    | ADC electrical specifications                | 27   |
|   |      |          |                                              |      |

|   |      | 3.6.2     | CMP and 6-bit DAC electrical specifications    | 31 |
|---|------|-----------|------------------------------------------------|----|
|   |      | 3.6.3     | 12-bit DAC electrical characteristics          | 33 |
|   | 3.7  | Timers    | i                                              | 36 |
|   | 3.8  | Comm      | unication interfaces                           | 36 |
|   |      | 3.8.1     | DSPI switching specifications (limited voltage |    |
|   |      |           | range)                                         | 36 |
|   |      | 3.8.2     | DSPI switching specifications (full voltage    |    |
|   |      |           | range)                                         | 39 |
|   |      | 3.8.3     | I2C                                            | 43 |
|   |      | 3.8.4     | UART                                           | 43 |
| 4 | Dim  | ensions   | 3                                              | 43 |
|   |      |           | ing package dimensions                         |    |
| 5 | Pino |           |                                                |    |
|   | 5.1  | KV11 8    | Signal Multiplexing and Pin Assignments        | 44 |
|   |      |           | Pinouts                                        |    |
| 6 | Ord  |           | arts                                           |    |
|   | 6.1  | Determ    | nining valid orderable parts                   | 50 |
| 7 | Part |           | cation                                         |    |
|   | 7.1  |           | ption                                          |    |
|   | 7.2  |           | t                                              |    |
|   | 7.3  |           |                                                |    |
|   |      |           | le                                             |    |
| 8 |      |           | y and guidelines                               |    |
|   | 8.1  |           | ion: Operating requirement                     |    |
|   | 8.2  |           | ion: Operating behavior                        |    |
|   | 8.3  |           | ion: Attribute                                 |    |
|   |      |           | ion: Rating                                    |    |
|   | 8.5  |           | of exceeding a rating                          | 53 |
|   | 8.6  |           | onship between ratings and operating           |    |
|   |      |           | ements                                         |    |
|   | 8.7  |           | ines for ratings and operating requirements    |    |
|   | 8.8  |           | ion: Typical value                             |    |
|   |      |           | I Value Conditions                             |    |
| 9 | Rev  | ision his | story                                          | 56 |

# 1 Ratings

# 1.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 1.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | _    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 1.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human-body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105 °C     | -100  | +100  | mA   |       |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

# 1.4 Voltage and current operating ratings

General

| Symbol           | Description                                                               | Min.                  | Max.                   | Unit |
|------------------|---------------------------------------------------------------------------|-----------------------|------------------------|------|
| V <sub>DD</sub>  | Digital supply voltage                                                    | -0.3                  | 3.8                    | V    |
| I <sub>DD</sub>  | Digital supply current                                                    | —                     | 120                    | mA   |
| V <sub>IO</sub>  | Digital pin input voltage (except open drain pins)                        | -0.3                  | VDD + 0.3 <sup>1</sup> | V    |
|                  | Open drain pins (PTC6 and PTC7)                                           | -0.3      0.3         | 5.5                    | V    |
| Ι <sub>D</sub>   | Instantaneous maximum current single pin limit (applies to all port pins) | -25                   | 25                     | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                                     | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3  | V    |

1. Maximum value of  $V_{\text{IO}}$  (except open drain pins) must be 3.8 V.

# 2 General

Electromagnetic compatibility (EMC) performance depends on the environment in which the MCU resides. Board design and layout, circuit topology choices, location, characteristics of external components, and MCU software operation play a significant role in EMC performance.

See the following applications notes available on nxp.com for guidelines on optimizing EMC performance.

- AN2321: Designing for Board Level Electromagnetic Compatibility
- AN1050: Designing for Electromagnetic Compatibility (EMC) with HCMOS Microcontrollers
- AN1263: Designing for Electromagnetic Compatibility with Single-Chip Microcontrollers
- AN2764: Improving the Transient Immunity Performance of Microcontroller-Based Applications
- AN1259: System Design and Layout Techniques for Noise Reduction in MCU-Based Systems

# 2.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.



The midpoint is  $V_{IL}$  + ( $V_{IH}$  -  $V_{IL}$ ) / 2

### Figure 2. Input signal measurement reference

All digital I/O switching characteristics, unless otherwise specified, assume:

- 1. output pins
  - have  $C_L$ =30pF loads,
  - are slew rate disabled, and
  - are normal drive strength

## 2.2 Nonswitching electrical specifications

## 2.2.1 Voltage and current operating requirements

Table 1. Voltage and current operating requirements

| Symbol             | Description                                                                               | Min.                 | Max.                 | Unit | Notes |
|--------------------|-------------------------------------------------------------------------------------------|----------------------|----------------------|------|-------|
| V <sub>DD</sub>    | Supply voltage                                                                            | 1.71                 | 3.6                  | V    |       |
| V <sub>DDA</sub>   | Analog supply voltage                                                                     | 1.71                 | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$ | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                 | -0.1                 | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$ | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                 | -0.1                 | 0.1                  | V    |       |
| V <sub>IH</sub>    | Input high voltage                                                                        |                      |                      |      |       |
|                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                              | $0.7 \times V_{DD}$  | —                    | V    |       |
|                    | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | $0.75 \times V_{DD}$ | —                    | V    |       |
| VIL                | Input low voltage                                                                         |                      |                      |      |       |
|                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                              | _                    | $0.35 \times V_{DD}$ | V    |       |
|                    | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                             | _                    | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>   | Input hysteresis                                                                          | $0.06 \times V_{DD}$ | _                    | V    |       |
| I <sub>ICIO</sub>  | Pin negative DC injection current—single pin<br>• V <sub>IN</sub> < V <sub>SS</sub> –0.3V | -5                   |                      | mA   | 1     |

| Symbol              | Description                                                                                                                                                                                       | Min. | Max. | Unit | Notes |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| I <sub>ICcont</sub> | Contiguous pin DC injection current—regional limit,<br>includes sum of negative injection currents or sum of<br>positive injection currents of 16 contiguous pins<br>• Negative current injection | -25  | _    | mA   |       |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                                                                                                                                    | 1.2  |      | V    |       |

### Table 1. Voltage and current operating requirements (continued)

1. All I/O pins are internally clamped to  $V_{SS}$  through an ESD protection diode. There is no diode connection to  $V_{DD}$ . If  $V_{IN}$  greater than  $V_{IO\_MIN}$  (=  $V_{SS}$ -0.3 V) is observed, then there is no need to provide current limiting resistors at the pads. If this limit cannot be observed, then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R = ( $V_{IO\_MIN} - V_{IN}$ )/ $I_{ICIO}$ .

## 2.2.2 LVD and POR operating requirements Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling V <sub>DD</sub> POR detect voltage                  | 0.8  | 1.1  | 1.5  | V    |       |
| $V_{LVDH}$         | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| $V_{LVW1H}$        | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| $V_{LVW2H}$        | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | <ul> <li>Level 3 falling (LVWV=10)</li> </ul>               | 2.82 | 2.90 | 2.98 | V    |       |
| $V_{LVW4H}$        | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±60  | _    | mV   |       |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| $V_{LVW1L}$        | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| $V_{LVW2L}$        | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | <ul> <li>Level 3 falling (LVWV=10)</li> </ul>               | 1.94 | 2.00 | 2.06 | V    |       |
| $V_{LVW4L}$        | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | _    | ±40  | _    | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |

1. Rising thresholds are falling threshold + hysteresis voltage

8

| Symbol           | Description                                                                                         | Min.                  | Max.  | Unit | Notes |
|------------------|-----------------------------------------------------------------------------------------------------|-----------------------|-------|------|-------|
| V <sub>OH</sub>  | Output high voltage — Normal drive pad                                                              |                       |       |      |       |
|                  | All port pins, except PTC6 and PTC7                                                                 | V <sub>DD</sub> – 0.5 | _     | V    |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -5 mA                                | V <sub>DD</sub> – 0.5 | _     | V    |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -1.5 mA                             |                       |       | V    |       |
| V <sub>OH</sub>  | Output high voltage — High drive pad                                                                |                       |       |      |       |
|                  | PTB0, PTB1, PTC3, PTC4, PTD4, PTD5, PTD6,                                                           | V <sub>DD</sub> – 0.5 | —     | V    |       |
|                  | PTD7 pins                                                                                           | V <sub>DD</sub> – 0.5 | _     | V    |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -18 mA                               |                       |       |      |       |
|                  | • 1.71 V $\leq$ V <sub>DD</sub> $\leq$ 2.7 V, I <sub>OH</sub> = -6 mA                               |                       |       |      |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                             | _                     | 100   | mA   |       |
| V <sub>OL</sub>  | Output low voltage — Normal drive pad                                                               |                       |       |      |       |
|                  | All port pins                                                                                       | _                     | 0.5   | V    |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 5 mA                                 | _                     | 0.5   | V    |       |
|                  | • 1.71 V $\leq$ V_{DD} $\leq$ 2.7 V, I_{OL} = 1.5 mA                                                |                       |       |      |       |
| V <sub>OL</sub>  | Output low voltage — High drive pad                                                                 |                       |       |      |       |
|                  | PTB0, PTB1, PTC3, PTC4, PTD4, PTD5, PTD6,                                                           |                       | 0.5   | V    |       |
|                  | PTD7 pins                                                                                           |                       | 0.5   | V    |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 18 mA                                |                       |       |      |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 6 \text{ mA}$ |                       |       |      |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                              | _                     | 100   | mA   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) for full temperature range                                          | -                     | 1     | μΑ   |       |
| I <sub>IN</sub>  | Input leakage current (per pin) at 25 °C                                                            |                       | 0.025 | μA   | 1     |
| I <sub>IN</sub>  | Input leakage current (total all pins) for full temperature range                                   | -                     | 41    | μA   | 1     |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                          |                       | 1     | μA   |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                           | 20                    | 50    | kΩ   | 2     |

### 2.2.3 Voltage and current operating behaviors Table 3. Voltage and current operating behaviors

1. Measured at  $V_{DD} = 3.6 V$ 

2. Measured at  $V_{DD}$  supply voltage =  $V_{DD}$  min and Vinput =  $V_{SS}$ 

General

## 2.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$  and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 75 MHz
- Bus and flash clock = 25 MHz
- FEI clock mode

| Symbol           | Description                                                                                                                                                       | Min. | Тур. | Max. | Unit | Notes |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.8 V to execution of the first instruction across the operating temperature range of the chip. | _    | _    | 300  | μs   | 1     |
|                  | • VLLS0 → RUN                                                                                                                                                     | _    | 123  | 132  | μs   |       |
|                  | • VLLS1 → RUN                                                                                                                                                     | _    | 123  | 132  | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                     | _    | 67   | 72   | μs   |       |
|                  | <ul> <li>VLPS → RUN</li> </ul>                                                                                                                                    |      | 4    | 5    | μs   |       |
|                  | <ul> <li>STOP → RUN</li> </ul>                                                                                                                                    |      | 4    | 5    | μs   |       |

### Table 4. Power mode transition operating behaviors

1. Normal boot FTFA\_FOPT[LPBOOT]=11

### 2.2.5 KV11x Power consumption operating behaviors Table 5. KV11x power consumption operating behaviors

| Symbol              | Description                                                                            | Min. | Тур. | Max. | Unit | Notes      |
|---------------------|----------------------------------------------------------------------------------------|------|------|------|------|------------|
| I <sub>DDA</sub>    | Analog supply current                                                                  | —    | —    | 5    | mA   | 1          |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks disabled, code executing from flash           |      |      |      |      | Target IDD |
|                     | • at 1.8 V 50 MHz (25 MHz Bus)                                                         | _    | 5.3  | 6.2  | mA   |            |
|                     | • at 3.0 V 50 MHz (25 MHz Bus)                                                         | _    | 5.4  | 6.3  | mA   |            |
|                     | <ul> <li>at 1.8 V 75 MHz (25 MHz Bus)</li> <li>at 3.0 V 75 MHz (25 MHz Bus)</li> </ul> | _    | 7.2  | 8.3  | mA   |            |
|                     |                                                                                        | _    | 7.3  | 8.3  | mA   |            |
| I <sub>DD_RUN</sub> | Run mode current — all peripheral clocks enabled, code executing from flash            |      |      |      |      | Target IDD |

| Symbol                | Description                                                                          | Min. | Тур.         | Max. | Unit | Notes                                  |
|-----------------------|--------------------------------------------------------------------------------------|------|--------------|------|------|----------------------------------------|
|                       | • at 1.8 V 50 MHz                                                                    | _    | 8.5          | 9.7  | mA   |                                        |
|                       | • at 3.0 V 50 MHz                                                                    | —    | 8.5          | 9.8  | mA   |                                        |
|                       | • at 1.8 V 75 MHz                                                                    | _    | 11.6         | 13.0 | mA   |                                        |
|                       | • at 3.0 V 75 MHz                                                                    | _    | 11.7         | 13.2 | mA   |                                        |
| I <sub>DD_WAIT</sub>  | Wait mode high frequency 75 MHz current at 3.0 V — all peripheral clocks disabled    | _    | 4            |      | mA   | -                                      |
| I <sub>DD_WAIT</sub>  | Wait mode reduced frequency 50 MHz current at 3.0 V — all peripheral clocks disabled | _    | 3.4          | _    | mA   | _                                      |
| I <sub>DD_VLPR</sub>  | Very-Low-Power Run mode current 4 MHz at 3.0 V — all peripheral clocks disabled      | _    | 268          | _    | μA   | 4 MHz CPU<br>speed, 1 MH<br>bus speed. |
| I <sub>DD_VLPR</sub>  | Very-Low-Power Run mode current 4 MHz at 3.0 V — all peripheral clocks enabled       | —    | 437          | _    | μA   | 4 MHz CPU<br>speed, 1 MH<br>bus speed. |
| I <sub>DD_VLPW</sub>  | Very-Low-Power Wait mode current at 3.0 V —<br>all peripheral clocks enabled         | —    | 348.9        | _    | μA   | 4 MHz CPU<br>speed, 1 MH<br>bus speed. |
| I <sub>DD_VLPW</sub>  | Very-Low-Power Wait mode current at 3.0 V —<br>all peripheral clocks disabled        | _    | 173.4        | _    | μA   | 4 MHz CPL<br>speed, 1 MH<br>bus speed. |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                           |      |              |      |      | _                                      |
|                       | • -40 °C to 25 °C                                                                    | _    | 247.2        | 286  |      |                                        |
|                       | • at 50 °C                                                                           | _    | 260.7        | 300  | μA   |                                        |
|                       | • at 70 °C                                                                           | _    | 286          | 312  |      |                                        |
|                       | • at 85 °C                                                                           | _    | 324          | 353  |      |                                        |
|                       | • at 105 °C                                                                          | _    | 422.7        | 494  |      |                                        |
| I <sub>DD_VLPS</sub>  | Very-Low-Power Stop mode current at 3.0 V<br>• -40 °C to 25 °C                       |      | 2.9          | 3    |      | -                                      |
|                       | • at 50 °C                                                                           | _    | 6.8          | 5.9  |      |                                        |
|                       | • at 70 °C                                                                           |      | 15.4         | 13   |      |                                        |
|                       | • at 85 °C                                                                           |      | 29.1         | 39   | μΑ   |                                        |
|                       | • at 105 °C                                                                          | _    | 29.1<br>66.4 | 86   |      |                                        |
| I <sub>DD_VLLS3</sub> | Very-Low-Leakage Stop mode 3 current at 3.0<br>V                                     |      | 00.4         |      | μA   |                                        |
|                       | • -40 °C to 25 °C                                                                    | —    | 1.3          | 1.6  |      |                                        |
|                       | • at 50 °C                                                                           | _    | 2            | 2.3  |      |                                        |
|                       | • at 70 °C                                                                           | —    | 3.7          | 4.3  |      |                                        |
|                       | • at 85 °C                                                                           | _    | 6.7          | 7.5  |      |                                        |
|                       | • at 105 °C                                                                          | —    | 15.1         | 16   |      |                                        |
|                       | Very-Low-Leakage Stop mode 1 current at 3.0                                          |      |              |      | μA   |                                        |

### Table 5. KV11x power consumption operating behaviors (continued)

Table continues on the next page ...

Kinetis V Series KV10 and KV11, 128/64 KB Flash, Rev. 6, 10/2020

| Symbol                | Description                                                                                     | Min. | Тур.  | Max.  | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------|------|-------|-------|------|-------|
|                       | <ul> <li>-40°C to 25°C</li> </ul>                                                               | —    | 0.8   | 1.2   |      |       |
|                       | • at 50°C                                                                                       | _    | 1.2   | 1.4   |      |       |
|                       | • at 70°C                                                                                       | _    | 2.2   | 2.7   |      |       |
|                       | • at 85°C                                                                                       | _    | 4.0   | 5.1   |      |       |
|                       | • at 105°C                                                                                      | -    | 9.4   | 11.8  |      |       |
| I <sub>DD_VLLS0</sub> | Very-Low-Leakage Stop mode 0 current<br>(SMC_STOPCTRL[PORPO] = 0) at 3.0 V<br>• -40 °C to 25 °C |      |       |       | μA   |       |
|                       | • at 50 °C                                                                                      | _    | 0.279 | 0.386 |      |       |
|                       | • at 70 °C                                                                                      | _    | 0.638 | 0.854 |      |       |
|                       | • at 85 °C                                                                                      | _    | 1.63  | 2.2   |      |       |
|                       | • at 105 °C                                                                                     | _    | 3.4   | 4.5   |      |       |
|                       |                                                                                                 | _    | 8.9   | 11.2  |      |       |
| I <sub>DD_VLLS0</sub> | Very-Low-Leakage Stop mode 0 current<br>(SMC_STOPCTRL[PORPO] = 1) at 3.0 V<br>• -40 °C to 25 °C |      |       |       | μA   | 2     |
|                       | • at 50 °C                                                                                      | _    | 0.098 | 0.452 |      |       |
|                       | • at 70 °C                                                                                      | -    | 0.448 | 0.674 |      |       |
|                       | • at 85 °C                                                                                      | -    | 1.4   | 1.9   |      |       |
|                       | • at 105 °C                                                                                     | —    | 3.19  | 4.3   |      |       |
|                       |                                                                                                 | _    | 8.47  | 10.6  |      |       |

 Table 5.
 KV11x power consumption operating behaviors (continued)

1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.

2. No brownout

| Table 6. | Low power | mode peripheral | adders — typical value |
|----------|-----------|-----------------|------------------------|
|----------|-----------|-----------------|------------------------|

| Symbol                     | Description                                                                                                      |     |     | Tempera | ature (°C | Temperature (°C) |     |    |  |  |
|----------------------------|------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|------------------|-----|----|--|--|
|                            |                                                                                                                  | -40 | 25  | 50      | 70        | 85               | 105 |    |  |  |
| I <sub>IREFSTEN4MHz</sub>  | 4 MHz internal reference clock (IRC)<br>adder. Measured by entering STOP or<br>VLPS mode with 4 MHz IRC enabled. | 56  | 56  | 56      | 56        | 56               | 56  | μA |  |  |
| I <sub>IREFSTEN32KHz</sub> | 32 kHz internal reference clock (IRC)<br>adder. Measured by entering STOP<br>mode with the 32 kHz IRC enabled.   | 52  | 52  | 52      | 52        | 52               | 52  | μA |  |  |
| I <sub>EREFSTEN4MHz</sub>  | External 4 MHz crystal clock adder.<br>Measured by entering STOP or VLPS<br>mode with the crystal enabled.       | 206 | 228 | 237     | 245       | 251              | 258 | uA |  |  |
| I <sub>EREFSTEN32KHz</sub> | External 32 kHz crystal clock adder by means of the OSC0_CR[EREFSTEN and EREFSTEN] bits. Measured by             |     |     |         |           |                  |     |    |  |  |

| Symbol            | Description                                                                                                                                                                                                                 |     |     | Tempera | ature (°C | Temperature (°C) |     |    |  |
|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|------------------|-----|----|--|
|                   |                                                                                                                                                                                                                             | -40 | 25  | 50      | 70        | 85               | 105 | 1  |  |
|                   | entering all modes with the crystal                                                                                                                                                                                         | 440 | 490 | 540     | 560       | 570              | 580 |    |  |
|                   | enabled.                                                                                                                                                                                                                    | 440 | 490 | 540     | 560       | 570              | 580 | nA |  |
|                   | VLLS1                                                                                                                                                                                                                       | 510 | 560 | 560     | 560       | 610              | 680 |    |  |
|                   | VLLS3                                                                                                                                                                                                                       | 510 | 560 | 560     | 560       | 610              | 680 |    |  |
|                   | VLPS                                                                                                                                                                                                                        |     |     |         |           |                  |     |    |  |
|                   | STOP                                                                                                                                                                                                                        |     |     |         |           |                  |     |    |  |
| I <sub>CMP</sub>  | CMP peripheral adder measured by<br>placing the device in VLLS1 mode with<br>CMP enabled using the 6-bit DAC and a<br>single external input for compare.<br>Includes 6-bit DAC power consumption.                           | 22  | 22  | 22      | 22        | 22               | 22  | μA |  |
| I <sub>UART</sub> | UART peripheral adder measured by<br>placing the device in STOP or VLPS<br>mode with selected clock source waiting<br>for RX data at 115200 baud rate.<br>Includes selected clock source power<br>consumption.              |     |     |         |           |                  |     |    |  |
|                   | MCGIRCLK (4 MHz internal reference clock)                                                                                                                                                                                   | 66  | 66  | 66      | 66        | 66               | 66  | μA |  |
|                   | OSCERCLK (4 MHz external crystal)                                                                                                                                                                                           | 214 | 237 | 246     | 254       | 260              | 268 |    |  |
| I <sub>SPI</sub>  | SPI peripheral adder measured by<br>placing the device in STOP or VLPS<br>mode with selected clock source waiting<br>for RX data at 115200 baud rate.<br>Includes selected clock source power<br>consumption.               | 66  | 66  | 66      | 66        | 66               | 66  | μ  |  |
|                   | MCGIRCLK (4 MHz internal reference clock)                                                                                                                                                                                   | 00  |     |         |           |                  |     | μ  |  |
|                   | OSCERCLK (4 MHz external crystal)                                                                                                                                                                                           | 214 | 237 | 246     | 254       | 260              | 268 |    |  |
| I <sub>I2C</sub>  | I2C peripheral adder measured by<br>placing the device in STOP or VLPS<br>mode with selected clock source waiting<br>for RX data at 115200 baud rate.<br>Includes selected clock source power<br>consumption.               | 00  |     |         |           |                  |     |    |  |
|                   | MCGIRCLK (4 MHz internal reference clock)                                                                                                                                                                                   | 66  | 66  | 66      | 66        | 66               | 66  | μ  |  |
|                   | OSCERCLK (4 MHz external crystal)                                                                                                                                                                                           | 214 | 237 | 246     | 254       | 260              | 268 |    |  |
| I <sub>FTM</sub>  | FTM peripheral adder measured by<br>placing the device in STOP or VLPS<br>mode with selected clock source<br>configured for output compare<br>generating 100Hz clock signal. No load<br>is placed on the I/O generating the |     |     |         |           |                  |     |    |  |

### Table 6. Low power mode peripheral adders — typical value (continued)

| Symbol           | Description                                                                                                                                                                                                             |     |     | Tempera | ature (°C | ;)  |     | Unit     |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------|-----------|-----|-----|----------|
|                  |                                                                                                                                                                                                                         | -40 | 25  | 50      | 70        | 85  | 105 |          |
|                  | clock signal. Includes selected clock source and I/O switching currents.                                                                                                                                                | 150 | 150 | 150     | 150       | 150 | 150 | μA       |
|                  | MCGIRCLK (4 MHz internal reference clock)                                                                                                                                                                               |     |     |         |           |     |     |          |
|                  | OSCERCLK (4 MHz external crystal)                                                                                                                                                                                       | 300 | 300 | 300     | 320       | 340 | 350 |          |
| I <sub>BG</sub>  | Bandgap adder when BGEN bit is set<br>and device is placed in VLPx, LLS, or<br>VLLSx mode.                                                                                                                              | 45  | 45  | 45      | 45        | 45  | 45  | μA       |
| I <sub>ADC</sub> | ADC peripheral adder combining the<br>measured values at VDD and VDDA by<br>placing the device in STOP or VLPS<br>mode. ADC is configured for low power<br>mode using the internal clock and<br>continuous conversions. | 366 | 366 | 366     | 366       | 366 | 366 | μΑ       |
| Iwdog            | WDOG peripheral adder measured by<br>placing the device in STOP or VLPS<br>mode with selected clock source waiting<br>for RX data at 115200 baud rate.<br>Includes selected clock source power<br>consumption.          | 66  | 66  | 66      | 66        | 66  | 66  | μΑ       |
|                  | MCGIRCLK (4 MHz internal reference clock)                                                                                                                                                                               |     |     |         |           |     |     | <b>.</b> |
|                  | OSCERCLK (4 MHz external crystal)                                                                                                                                                                                       | 214 | 237 | 246     | 254       | 260 | 268 |          |

### Table 6. Low power mode peripheral adders — typical value (continued)

## 2.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE for run mode (except for 75 MHz which is in FEE mode), and BLPE for VLPR mode
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFA

#### General



Figure 3. Run mode supply current vs. core frequency

#### General



Figure 4. VLPR mode current vs. core frequency

### 2.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors

| Symbol              | Description                        | Frequency<br>band<br>(MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|----------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                    | 15   | dBµV | 1, 2  |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                     | 17   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                    | 12   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                   | 4    | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000                  | М    |      | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported emission level is the value of the maximum measured emission, rounded up to the next whole number, from among the measured orientations in each frequency range.

- 2.  $V_{DD}$  = 3.3 V,  $T_A$  = 25 °C,  $f_{OSC}$  = 10 MHz (crystal),  $f_{SYS}$  = 75 MHz,  $f_{BUS}$  = 25 MHz
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 2.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.nxp.com.
- 2. Perform a keyword search for "EMC design."

## 2.2.8 Capacitance attributes

### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  | —    | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins | —    | 7    | pF   |

## 2.3 Switching specifications

## 2.3.1 Device clock specifications

### Table 9. Device clock specifications

| Symbol             | Description           | Min. | Max. | Unit | Notes |
|--------------------|-----------------------|------|------|------|-------|
|                    | Normal run mo         | de   |      |      |       |
| f <sub>SYS</sub>   | System and core clock | _    | 48   | MHz  |       |
| f <sub>BUS</sub>   | Bus clock             | —    | 24   | MHz  |       |
| f <sub>FLASH</sub> | Flash clock           | _    | 24   | MHz  |       |
| f <sub>LPTMR</sub> | LPTMR clock           | _    | 24   | MHz  |       |
|                    | High Speed run n      | node |      |      |       |
| f <sub>SYS</sub>   | System and core clock | _    | 75   | MHz  |       |
| f <sub>BUS</sub>   | Bus clock             | —    | 25   | MHz  |       |
| f <sub>FLASH</sub> | Flash clock           | —    | 25   | MHz  |       |
| f <sub>LPTMR</sub> | LPTMR clock           | _    | 25   | MHz  |       |

| Symbol                  | Description                                                                                           | Min. | Max. | Unit | Notes |
|-------------------------|-------------------------------------------------------------------------------------------------------|------|------|------|-------|
| f <sub>FTM</sub>        | FTM clock                                                                                             | _    | 75   | MHz  |       |
|                         | VLPR mode                                                                                             |      |      |      |       |
| f <sub>SYS</sub>        | System and core clock                                                                                 | —    | 4    | MHz  |       |
| f <sub>BUS</sub>        | Bus clock                                                                                             | —    | 1    | MHz  |       |
| f <sub>FLASH</sub>      | Flash clock                                                                                           | —    | 1    | MHz  |       |
| f <sub>LPTMR</sub>      | LPTMR clock                                                                                           | _    | 25   | MHz  |       |
| f <sub>ERCLK</sub>      | External reference clock                                                                              | —    | 16   | MHz  |       |
| f <sub>LPTMR_pin</sub>  | LPTMR clock                                                                                           | —    | 25   | MHz  |       |
| f <sub>lptmr_ercl</sub> | LPTMR external reference clock                                                                        |      | 16   | MHz  |       |
| f <sub>osc_hi_2</sub>   | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) |      | 16   | MHz  |       |

| Table 9. | <b>Device clock specifications</b> | (continued) |
|----------|------------------------------------|-------------|
|----------|------------------------------------|-------------|

## 2.3.2 General switching specifications

These general purpose specifications apply to all signals configured for GPIO, UART, CAN, and I<sup>2</sup>C signals.

Table 10. General switching specifications

| Symbol | Description                                                                        | Min. | Max. | Unit                | Notes |
|--------|------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path | 1.5  | —    | Bus clock<br>cycles | 1     |
|        | External RESET and NMI pin interrupt pulse width — Asynchronous path               | 100  | -    | ns                  | 2     |
|        | GPIO pin interrupt pulse width — Asynchronous path                                 | 16   | _    | ns                  | 2     |
|        | Port rise and fall time                                                            |      |      |                     | 3     |
|        | Fast slew rate                                                                     |      |      |                     |       |
|        | 1.71≤ VDD ≤ 2.7 V                                                                  |      | 8    | ns                  |       |
|        | 2.7 ≤ VDD ≤ 3.6 V                                                                  | —    | 7    | ns                  |       |
|        | Port rise and fall time                                                            |      |      |                     |       |
|        | Slow slew rate                                                                     |      |      |                     |       |
|        | 1.71≤ VDD ≤ 2.7 V                                                                  | _    | 15   | ns                  |       |
|        | 2.7 ≤ VDD ≤ 3.6 V                                                                  | _    | 25   | ns                  |       |

1. The greater synchronous and asynchronous timing must be met.

2. This is the shortest pulse that is guaranteed to be recognized.

3. For high drive pins with high drive enabled, load is 75pF; other pins load (low drive) is 25pF.

## 2.4 Thermal specifications

## 2.4.1 Thermal operating requirements

### Table 11. Thermal operating requirements

| Symbol         | Description                      | Min. | Max. | Unit |
|----------------|----------------------------------|------|------|------|
| TJ             | Die junction temperature         | -40  | 125  | °C   |
| T <sub>A</sub> | Ambient temperature <sup>1</sup> | -40  | 105  | °C   |

1. Maximum  $T_A$  can be exceeded only if the user ensures that  $T_J$  does not exceed maximum  $T_J$ . The simplest method to determine  $T_J$  is:

 $T_J = T_A + R_{\theta JA} x$  chip power dissipation

## 2.4.2 Thermal attributes

| Table 12 | . Thermal | attributes |
|----------|-----------|------------|
|----------|-----------|------------|

| Board type           | Symb<br>ol        | Description                                                                                                 | 64 LQFP | 48<br>LQFP | 32<br>LQFP | 32<br>QFN | Unit | Notes |
|----------------------|-------------------|-------------------------------------------------------------------------------------------------------------|---------|------------|------------|-----------|------|-------|
| Single-layer<br>(1S) | R <sub>θJA</sub>  | Thermal resistance,<br>junction to ambient<br>(natural convection)                                          | 64      | 81         | 85         | 98        | °C/W | 1     |
| Four-layer<br>(2s2p) | R <sub>θJA</sub>  | Thermal resistance,<br>junction to ambient<br>(natural convection)                                          | 46      | 57         | 57         | 34        | °C/W |       |
| Single-layer<br>(1S) | R <sub>θJMA</sub> | Thermal resistance,<br>junction to ambient (200<br>ft./min. air speed)                                      | 52      | 68         | 72         | 82        | °C/W |       |
| Four-layer<br>(2s2p) | R <sub>θJMA</sub> | Thermal resistance,<br>junction to ambient (200<br>ft./min. air speed)                                      | 39      | 51         | 50         | 28        | °C/W |       |
| _                    | R <sub>θJB</sub>  | Thermal resistance, junction to board                                                                       | 28      | 35         | 33         | 14        | °C/W | 2     |
| _                    | R <sub>θJC</sub>  | Thermal resistance, junction to case                                                                        | 15      | 25         | 25         | 2.5       | °C/W | 3     |
| _                    | Ψ <sub>JT</sub>   | Thermal characterization<br>parameter, junction to<br>package top outside<br>center (natural<br>convection) | 2       | 7          | 7          | 8         | °C/W | 4     |

1. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air), or EIA/JEDEC Standard JESD51-6, Integrated Circuit Thermal Test Method Environmental Conditions—Forced Convection (Moving Air).

Kinetis V Series KV10 and KV11, 128/64 KB Flash, Rev. 6, 10/2020

#### Peripheral operating requirements and behaviors

- 2. Determined according to JEDEC Standard JESD51-8, Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board.
- 3. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 4. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

# 3 Peripheral operating requirements and behaviors

## 3.1 Core modules

### 3.1.1 SWD Electricals

Table 13. SWD full voltage range electricals

| Symbol | Description                                     | Min. | Max. | Unit |
|--------|-------------------------------------------------|------|------|------|
|        | Operating voltage                               | 1.71 | 3.6  | V    |
| J1     | SWD_CLK frequency of operation                  |      |      |      |
|        | Serial wire debug                               | 0    | 25   | MHz  |
| J2     | SWD_CLK cycle period                            | 1/J1 | _    | ns   |
| JЗ     | SWD_CLK clock pulse width                       |      |      |      |
|        | Serial wire debug                               | 20   | -    | ns   |
| J4     | SWD_CLK rise and fall times                     | _    | 3    | ns   |
| J9     | SWD_DIO input data setup time to SWD_CLK rise   | 10   | _    | ns   |
| J10    | SWD_DIO input data hold time after SWD_CLK rise | 0    | _    | ns   |
| J11    | SWD_CLK high to SWD_DIO data valid              | —    | 32   | ns   |
| J12    | SWD_CLK high to SWD_DIO high-Z                  | 5    | _    | ns   |



Figure 5. Serial wire clock input timing



Figure 6. Serial wire data timing

## 3.2 System modules

There are no specifications necessary for the device's system modules.

# 3.3 Clock modules

## 3.3.1 MCG specifications

| Table 14. | MCG | specifications |
|-----------|-----|----------------|
|-----------|-----|----------------|

| Symbol                  | Description                                                                                                          | Min.  | Тур.   | Max.    | Unit              | Notes |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|-------|--------|---------|-------------------|-------|
| f <sub>ints_ft</sub>    | Internal reference frequency (slow clock) — factory trimmed at nominal $V_{\text{DD}}$ and 25 $^\circ\text{C}$       | _     | 32.768 | _       | kHz               |       |
| f <sub>ints_t</sub>     | Internal reference frequency (slow clock) — user trimmed                                                             | 31.25 | —      | 39.0625 | kHz               |       |
| $\Delta_{fdco\_res\_t}$ | Resolution of trimmed average DCO output<br>frequency at fixed voltage and temperature —<br>using SCTRIM and SCFTRIM | _     | ± 0.3  | ± 0.6   | %f <sub>dco</sub> | 1     |

| Symbol                        | Description                                                         |                                                                                                    | Min.                            | Тур.   | Max.              | Unit                  | Notes  |
|-------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------------------|--------|-------------------|-----------------------|--------|
| $\Delta f_{dco\_t}$           | Total deviation of<br>frequency over vo                             |                                                                                                    | +0.5/-0.7                       | ±2     | %f <sub>dco</sub> | 1, 2                  |        |
| $\Delta f_{dco_t}$            |                                                                     | trimmed average DCO output<br>red voltage and temperature                                          | _                               | ± 0.4  | ± 1.5             | %f <sub>dco</sub>     | 1, 2   |
| f <sub>intf_ft</sub>          |                                                                     | frequency (fast clock) —<br>t nominal V <sub>DD</sub> and 25 °C                                    | —                               | 4      | —                 | MHz                   |        |
| $\Delta f_{intf_{ft}}$        | (fast clock) over te                                                | ion of internal reference clock<br>emperature and voltage —<br>t nominal V <sub>DD</sub> and 25 °C | _                               | +1/-2  | ± 3               | %f <sub>intf_ft</sub> | 2      |
| f <sub>intf_t</sub>           |                                                                     | frequency (fast clock) —<br>ominal V <sub>DD</sub> and 25 °C                                       | 3                               | —      | 5                 | MHz                   |        |
| f <sub>loc_low</sub>          | Loss of external c<br>RANGE = 00                                    | lock minimum frequency —                                                                           | (3/5) x<br>f <sub>ints_t</sub>  | —      | —                 | kHz                   |        |
| f <sub>loc_high</sub>         | Loss of external clock minimum frequency —<br>RANGE = 01, 10, or 11 |                                                                                                    | (16/5) x<br>f <sub>ints_t</sub> | _      |                   | kHz                   |        |
|                               |                                                                     | FL                                                                                                 | _L                              |        |                   |                       |        |
| f <sub>fll_ref</sub>          | FLL reference free                                                  | quency range                                                                                       | 31.25                           | —      | 39.0625           | kHz                   |        |
| f <sub>dco</sub>              | DCO output<br>frequency range                                       | Low range (DRS = 00,<br>DMX32 = 0)                                                                 | 20                              | 20.97  | 25                | MHz                   | 3, 4   |
|                               |                                                                     | $640 \times f_{fll\_ref}$                                                                          | 40                              | 44.04  | 40                |                       |        |
|                               |                                                                     | Mid range (DRS = 01,<br>DMX32 = 0)                                                                 | 40                              | 41.94  | 48                | MHz                   |        |
|                               |                                                                     | 1280 × f <sub>fll_ref</sub>                                                                        |                                 |        |                   |                       |        |
|                               |                                                                     | Mid range (DRS = 10,<br>DMX32 = 0)                                                                 | 60                              | 62.915 | 75                | MHz                   |        |
|                               |                                                                     | 1920 x f <sub>fll_ref</sub>                                                                        |                                 |        |                   |                       |        |
| f <sub>dco_t_</sub> DMX3<br>2 | DCO output<br>frequency                                             | Low range (DRS = 00,<br>DMX32 = 1)                                                                 | _                               | 23.99  | —                 | MHz                   | 5<br>6 |
|                               |                                                                     | $732 \times f_{fll ref}$                                                                           |                                 |        |                   |                       | Ŭ      |
|                               |                                                                     | Mid range (DRS = 01,<br>DMX32 = 1)                                                                 | —                               | 47.97  | _                 | MHz                   |        |
|                               |                                                                     | $1464 \times f_{fll\_ref}$                                                                         |                                 |        |                   |                       |        |
|                               |                                                                     | Mid range (DRS = 10,<br>DMX32 = 1)                                                                 | -                               | 71.991 | _                 | MHz                   |        |
|                               |                                                                     | $2197 \times f_{fll\_ref}$                                                                         |                                 |        |                   |                       |        |
| J <sub>cyc_fll</sub>          | FLL period jitter                                                   | 1                                                                                                  | _                               | 180    |                   | ps                    | 7      |
|                               | • f <sub>VCO</sub> = 75 M                                           | IHz                                                                                                |                                 |        |                   |                       |        |
| t <sub>fll_acquire</sub>      |                                                                     | ncy acquisition time                                                                               | _                               |        | 1                 | ms                    | 8      |

| Table 14. | MCG specifications | (continued) |
|-----------|--------------------|-------------|
|-----------|--------------------|-------------|

1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).

2. The deviation is relative to the factory trimmed frequency at nominal  $V_{DD}$  and 25 °C,  $f_{ints_{t}}$ .

3. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 0.

- The resulting system clock frequencies must not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco t</sub>) over voltage and temperature must be considered.
- 5. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32 = 1.
- 6. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.
- 7. This specification is based on standard deviation (RMS) of period or frequency.
- 8. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or there is a change from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

## 3.3.2 Oscillator electrical specifications

### 3.3.2.1 Oscillator DC electrical specifications Table 15. Oscillator DC electrical specifications

| Symbol          | Description                                                    | Min. | Тур. | Max. | Unit | Notes |
|-----------------|----------------------------------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub> | Supply voltage                                                 | 1.71 | —    | 3.6  | V    |       |
| IDDOSC          | Supply current — low-power mode (HGO=0)                        |      |      |      |      | 1     |
|                 | • 32 kHz                                                       | —    | 500  | _    | nA   |       |
|                 | • 4 MHz                                                        | _    | 200  | _    | μA   |       |
|                 | • 8 MHz                                                        | —    | 300  | _    | μA   |       |
|                 | • 16 MHz                                                       | —    | 950  | _    | μA   |       |
|                 | • 24 MHz                                                       | _    | 1.2  | _    | mA   |       |
|                 | • 32 MHz                                                       | _    | 1.5  | _    | mA   |       |
| IDDOSC          | Supply current — high gain mode (HGO=1)                        |      |      |      |      | 1     |
|                 | • 4 MHz                                                        | _    | 500  | _    | μA   |       |
|                 | • 8 MHz                                                        | _    | 600  | _    | μA   |       |
|                 | • 16 MHz                                                       | _    | 2.5  | _    | mA   |       |
|                 | • 24 MHz                                                       | _    | 3    | _    | mA   |       |
|                 | • 32 MHz                                                       | _    | 4    | _    | mA   |       |
| C <sub>x</sub>  | EXTAL load capacitance                                         |      |      | _    |      | 2, 3  |
| Cy              | XTAL load capacitance                                          | _    |      | —    |      | 2, 3  |
| R <sub>F</sub>  | Feedback resistor — low-frequency, low-power mode (HGO=0)      |      |      |      | MΩ   | 2, 4  |
|                 | Feedback resistor — low-frequency, high-gain mode (HGO=1)      | _    | 10   | —    | MΩ   |       |
|                 | Feedback resistor — high-frequency, low-<br>power mode (HGO=0) | _    | _    | —    | MΩ   |       |
|                 | Feedback resistor — high-frequency, high-gain mode (HGO=1)     | _    | 1    | _    | MΩ   |       |

| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| R <sub>S</sub>               | Series resistor — low-frequency, low-power<br>mode (HGO=0)                                             | _    | _               | _    | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                                |      | 200             |      | kΩ   |       |
|                              | Series resistor — high-frequency, low-power<br>mode (HGO=0)                                            | —    | _               | —    | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain<br>mode (HGO=1)                                            |      |                 |      |      |       |
|                              |                                                                                                        | —    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) | _    | V <sub>DD</sub> | _    | V    |       |

 Table 15.
 Oscillator DC electrical specifications (continued)

1.  $V_{DD}$ =3.3 V, Temperature =25 °C

2. See crystal or resonator manufacturer's recommendation

3.  $C_x, C_y$  can be provided by using the integrated capacitors when the low frequency oscillator (RANGE = 00) is used. For all other cases external capacitors must be used.

- 4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.
- 5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

### 3.3.2.2 Oscillator frequency specifications Table 16. Oscillator frequency specifications

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low-<br>frequency mode (MCG_C2[RANGE]=00)                 | 32   | —    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high-<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01) | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | —    | —    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |

| Symbol           | Description                                                                                  | Min. | Тур. | Max. | Unit | Notes |
|------------------|----------------------------------------------------------------------------------------------|------|------|------|------|-------|
| t <sub>cst</sub> | Crystal startup time — 32 kHz low-frequency,<br>low-power mode (HGO=0)                       | _    | 1000 | _    | ms   | 3, 4  |
|                  | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                       | _    | 250  | _    | ms   |       |
|                  | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0) | _    | 0.6  | _    | ms   |       |
|                  | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1) | _    | 1    | _    | ms   |       |

 Table 16.
 Oscillator frequency specifications (continued)

- 1. Other frequency limits may apply when external clock is being used as a reference for the FLL.
- 2. When transitioning from FEI or FBI to FBE mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.
- 3. Proper PC board layout procedures must be followed to achieve specifications.
- 4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

## 3.4 Memories and memory interfaces

## 3.4.1 Flash electrical specifications

This section describes the electrical characteristics of the flash memory module.

### 3.4.1.1 Flash timing specifications — program and erase

The following specifications represent the amount of time the internal charge pumps are active and do not include command overhead.

| Symbol                | Description                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|---------------------------------------|------|------|------|------|-------|
| t <sub>hvpgm4</sub>   | m4 Longword Program high-voltage time |      | 7.5  | 18   | μs   | _     |
| t <sub>hversscr</sub> | Sector Erase high-voltage time        | —    | 13   | 113  | ms   | 1     |
| t <sub>hversall</sub> | Erase All high-voltage time           | —    | 104  | 904  | ms   | 1     |

 Table 17.
 NVM program/erase timing specifications

1. Maximum time based on expectations at cycling end-of-life.

| Symbol                | Description                                   | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-----------------------------------------------|------|------|------|------|-------|
| t <sub>rd1sec2k</sub> | Read 1s Section execution time (flash sector) | _    | —    | 60   | μs   | 1     |
| t <sub>pgmchk</sub>   | Program Check execution time                  | _    | _    | 45   | μs   | 1     |
| t <sub>rdrsrc</sub>   | Read Resource execution time                  | —    | —    | 30   | μs   | 1     |
| t <sub>pgm4</sub>     | Program Longword execution time               | —    | 65   | 145  | μs   | _     |
| t <sub>ersscr</sub>   | Erase Flash Sector execution time             | _    | 14   | 114  | ms   | 2     |
| t <sub>rd1all</sub>   | Read 1s All Blocks execution time             | —    | —    | 0.9  | ms   | 1     |
| t <sub>rdonce</sub>   | Read Once execution time                      | —    | _    | 30   | μs   | 1     |
| t <sub>pgmonce</sub>  | Program Once execution time                   | _    | 100  | _    | μs   | _     |
| t <sub>ersall</sub>   | Erase All Blocks execution time               | -    | 140  | 1150 | ms   | 2     |
| t <sub>vfykey</sub>   | Verify Backdoor Access Key execution time     | _    | _    | 30   | μs   | 1     |

### 3.4.1.2 Flash timing specifications — commands Table 18. Flash command timing specifications

1. Assumes 25 MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

### 3.4.1.3 Flash high voltage current behaviors Table 19. Flash high voltage current behaviors

| Symbol              | Description                                                              | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage<br>flash programming operation |      | 2.5  | 12.0 | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation          |      | 1.5  | 8.0  | mA   |

# 3.4.1.4 Reliability specifications

### Table 20. NVM reliability specifications

| Symbol                  | Description                            | Min. | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |  |  |
|-------------------------|----------------------------------------|------|-------------------|------|--------|-------|--|--|--|
|                         | Program Flash                          |      |                   |      |        |       |  |  |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5    | 50                | —    | years  | _     |  |  |  |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20   | 100               | _    | years  | —     |  |  |  |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K | 50 K              |      | cycles | 2     |  |  |  |

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25 °C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at –40 °C  $\leq$  T<sub>j</sub>  $\leq$  125 °C.

## 3.5 Security and integrity modules

There are no specifications necessary for the device's security and integrity modules.

# 3.6 Analog

## 3.6.1 ADC electrical specifications

### 3.6.1.1 16-bit ADC operating conditions Table 21. 16-bit ADC operating conditions

| Symbol            | Description                       | Conditions                                                                                    | Min.             | Typ. <sup>1</sup> | Max.             | Unit | Notes |
|-------------------|-----------------------------------|-----------------------------------------------------------------------------------------------|------------------|-------------------|------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                                                      | 1.71             | —                 | 3.6              | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> – V <sub>DDA</sub> )                                | -100             | 0                 | +100             | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to $V_{SS}$ ( $V_{SS} - V_{SSA}$ )                                                      | -100             | 0                 | +100             | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                                               | 1.13             | V <sub>DDA</sub>  | V <sub>DDA</sub> | V    |       |
| V <sub>REFL</sub> | ADC reference voltage low         |                                                                                               | V <sub>SSA</sub> | V <sub>SSA</sub>  | V <sub>SSA</sub> | V    |       |
| V <sub>ADIN</sub> | Input voltage                     | 16-bit differential mode                                                                      | VREFL            |                   | 31/32 *<br>VREFH | V    |       |
|                   |                                   | All other modes                                                                               | VREFL            |                   | VREFH            |      |       |
| C <sub>ADIN</sub> | Input                             | 16-bit mode                                                                                   | _                | 8                 | 10               | pF   |       |
|                   | capacitance                       | <ul> <li>8-bit / 10-bit / 12-bit<br/>modes</li> </ul>                                         | —                | 4                 | 5                |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                                               |                  | 2                 | 5                | kΩ   |       |
| R <sub>AS</sub>   | Analog source                     | 13-bit / 12-bit modes                                                                         |                  |                   |                  |      | 3     |
|                   | resistance                        | f <sub>ADCK</sub> < 4 MHz                                                                     | —                | _                 | 5                | kΩ   |       |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13-bit mode                                                                                 | 1.0              |                   | 24.0             | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16-bit mode                                                                                   | 2.0              |                   | 12.0             | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13-bit modes                                                                                |                  |                   |                  |      | 5     |
|                   | rate                              | No ADC hardware averaging<br>Continuous conversions<br>enabled, subsequent<br>conversion time | 20.000           |                   | 1200             | Ksps |       |

| Symbol            | Description    | Conditions                                                       | Min.   | Typ. <sup>1</sup> | Max.    | Unit | Notes |
|-------------------|----------------|------------------------------------------------------------------|--------|-------------------|---------|------|-------|
| C <sub>rate</sub> | ADC conversion | 16-bit mode                                                      |        |                   |         |      | 5     |
|                   | rate           | No ADC hardware averaging                                        | 37.037 | —                 | 461.467 | Ksps |       |
|                   |                | Continuous conversions<br>enabled, subsequent<br>conversion time |        |                   |         |      |       |

Table 21. 16-bit ADC operating conditions (continued)

- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</li>
- 4. To use the maximum ADC conversion clock frequency, CFG2[ADHSC] must be set and CFG1[ADLPC] must be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 7. ADC input impedance equivalency diagram

### 3.6.1.2 16-bit ADC electrical characteristics

| Table 22. | 16-bit ADC characteristics | (V <sub>REFH</sub> = | V <sub>DDA</sub> , | $V_{REFL} = V$ | V <sub>SSA</sub> ) |
|-----------|----------------------------|----------------------|--------------------|----------------|--------------------|
|-----------|----------------------------|----------------------|--------------------|----------------|--------------------|

| Symbol               | Description    | Conditions <sup>1</sup> . | Min.  | Typ. <sup>2</sup> | Max. | Unit | Notes |
|----------------------|----------------|---------------------------|-------|-------------------|------|------|-------|
| I <sub>DDA_ADC</sub> | Supply current |                           | 0.215 | _                 | 1.7  | mA   | 3     |

| Symbol             | Description                     | Conditions <sup>1</sup> .                         | Min.         | Typ. <sup>2</sup> | Max.            | Unit             | Notes                                                |
|--------------------|---------------------------------|---------------------------------------------------|--------------|-------------------|-----------------|------------------|------------------------------------------------------|
|                    | ADC                             | • ADLPC = 1, ADHSC =                              | 1.2          | 2.4               | 3.9             |                  | t <sub>ADACK</sub> =                                 |
|                    | asynchronous<br>clock source    | 0                                                 | 2.4          | 4.0               | 6.1             |                  | 1/f <sub>ADAC</sub>                                  |
|                    |                                 | <ul> <li>ADLPC = 1, ADHSC =</li> <li>1</li> </ul> | 3.0          | 5.2               | 7.3             | MHz              |                                                      |
| f <sub>ADACK</sub> |                                 | • ADLPC = 0, ADHSC =                              | 4.4          | 6.2               | 9.5             | MHz              |                                                      |
|                    |                                 | 0                                                 |              |                   |                 | MHz              |                                                      |
|                    |                                 | <ul> <li>ADLPC = 0, ADHSC =<br/>1</li> </ul>      |              |                   |                 | MHz              |                                                      |
|                    | Sample Time                     | See Reference Manual chapte                       | r for sample | times             | 11              |                  |                                                      |
| TUE                | Total unadjusted                | 12-bit modes                                      | —            | ±4                | ±6.8            | LSB <sup>4</sup> | 5                                                    |
|                    | error                           | 12-bit modes                                      | —            | ±1.4              | ±2.1            |                  |                                                      |
|                    | Differential non-<br>linearity  | 12-bit modes                                      | —            | ±0.7              | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5                                                    |
|                    |                                 | <ul> <li>&lt;12-bit modes</li> </ul>              | —            | ±0.2              | -0.3 to 0.5     |                  |                                                      |
| INL                | Integral non-<br>linearity      | 12-bit modes                                      | _            | ±1.0              | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5                                                    |
|                    |                                 | • <12-bit modes                                   | —            | ±0.5              | -0.7 to<br>+0.5 |                  |                                                      |
| E <sub>FS</sub>    | Full-scale error                | 12-bit modes                                      |              | -4                | -5.4            | LSB <sup>4</sup> | V <sub>ADIN</sub> =<br>V <sub>DDA</sub> <sup>5</sup> |
|                    |                                 | <ul> <li>&lt;12-bit modes</li> </ul>              | _            | -1.4              | -1.8            |                  | V <sub>DDA</sub> <sup>3</sup>                        |
| EQ                 | Quantization                    | 16-bit modes                                      | _            | -1 to 0           | —               | LSB <sup>4</sup> |                                                      |
|                    | error                           | <ul> <li>≤13-bit modes</li> </ul>                 | —            | —                 | ±0.5            |                  |                                                      |
| ENOB               | Effective number                | 16-bit differential mode                          |              |                   |                 |                  | 6, 7                                                 |
|                    | of bits                         | • Avg = 32                                        | 12.8         | 14.5              |                 | bits             |                                                      |
|                    |                                 | • Avg = 4                                         | 11.9         | 13.8              | —               | bits             |                                                      |
|                    |                                 | 16-bit single-ended mode                          |              |                   |                 |                  |                                                      |
|                    |                                 | • Avg = 32                                        | 12.2         | 13.7              | _               | bits             |                                                      |
|                    |                                 | • Avg = 4                                         | 11.4         | 13.1              | _               | bits             |                                                      |
| SINAD              | Signal-to-noise plus distortion | See ENOB                                          | 6.02         | 2 × ENOB +        | 1.76            | dB               | 7                                                    |
| THD                | Total harmonic                  | 16-bit differential mode                          |              |                   |                 |                  | 7, 8                                                 |
|                    | distortion                      | • Avg = 32                                        | —            | -97               | -               | dB               |                                                      |
|                    |                                 | 16-bit single-ended mode<br>• Avg = 32            | _            | -91               | _               | dB               |                                                      |
| SFDR               | Spurious free                   | 16-bit differential mode                          |              |                   |                 |                  | 7, 8                                                 |

Table 22. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ ,  $V_{REFL} = V_{SSA}$ ) (continued)

| Symbol              | Description            | Conditions <sup>1</sup> .                                                        | Min. | Typ. <sup>2</sup>                 | Max. | Unit  | Notes                                                                                                                   |
|---------------------|------------------------|----------------------------------------------------------------------------------|------|-----------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------|
|                     |                        | <ul> <li>Avg = 32</li> <li>16-bit single-ended mode</li> <li>Avg = 32</li> </ul> | 78   | 92                                | _    | dB    |                                                                                                                         |
| EIL                 | Input leakage<br>error |                                                                                  |      | I <sub>In</sub> × R <sub>AS</sub> |      | mV    | I <sub>In</sub> =<br>leakage<br>current<br>(refer to<br>the MCU's<br>voltage<br>and<br>current<br>operating<br>ratings) |
|                     | Temp sensor<br>slope   | Across the full temperature range of the device                                  | 1.55 | 1.62                              | 1.69 | mV/°C | 9                                                                                                                       |
| V <sub>TEMP25</sub> | Temp sensor<br>voltage | 25 °C                                                                            | 706  | 716                               | 726  | mV    | 9                                                                                                                       |

### Table 22. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

1. All accuracy numbers assume the ADC is calibrated with  $V_{\text{REFH}} = V_{\text{DDA}}$ 

- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25 °C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and ADC\_CFG1[ADLPC] (low power). For lowest power operation, ADC\_CFG1[ADLPC] must be set, the ADC\_CFG2[ADHSC] bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. This data was collected with an external clock.
- 8. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.
- 9. ADC conversion clock < 3 MHz







Figure 9. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

## 3.6.2 CMP and 6-bit DAC electrical specifications Table 23. Comparator and 6-bit DAC electrical specifications

| Symbol          | Description    | Min. | Тур. | Max. | Unit |
|-----------------|----------------|------|------|------|------|
| V <sub>DD</sub> | Supply voltage | 1.71 | _    | 3.6  | V    |

| Symbol             | Description                                               | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------------|-----------------------|------|-----------------|------------------|
| I <sub>DDHS</sub>  | Supply current, high-speed mode (EN = 1, PMODE = 1)       | —                     | _    | 200             | μΑ               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN = 1, PMODE = 0)        | _                     | _    | 20              | μΑ               |
| V <sub>AIN</sub>   | Analog input voltage                                      | V <sub>SS</sub>       | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                               | —                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>                 |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                       | —                     | 5    | _               | mV               |
|                    | • CR0[HYSTCTR] = 01                                       | _                     | 10   | _               | mV               |
|                    | • CR0[HYSTCTR] = 10                                       | —                     | 20   | _               | mV               |
|                    | • CR0[HYSTCTR] = 11                                       | _                     | 30   | _               | mV               |
| V <sub>CMPOh</sub> | Output high                                               | V <sub>DD</sub> – 0.5 |      | _               | V                |
| V <sub>CMPOI</sub> | Output low                                                |                       |      | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN = 1,<br>PMODE = 1) | 20                    | 35   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN = 1,<br>PMODE = 0)  | 80                    | 100  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup>       | _                     |      | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                         | —                     | 7    | —               | μA               |
| INL                | 6-bit DAC integral non-linearity                          | -0.5                  | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                      | -0.3                  |      | 0.3             | LSB              |

| Table 23. | Comparator | and 6-bit [ | DAC electrical | specifications | (continued) |
|-----------|------------|-------------|----------------|----------------|-------------|
|           |            |             |                |                |             |

1. Typical hysteresis is measured with input voltage range limited to 0.7 to  $V_{\text{DD}}$  – 0.7 V.

2. Comparator initialization delay is defined as the time between software writes to change control inputs (writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



Figure 10. Typical hysteresis vs. Vin level ( $V_{DD}$  = 3.3 V, PMODE = 0)



Figure 11. Typical hysteresis vs. Vin level (V<sub>DD</sub> = 3.3 V, PMODE = 1)

## 3.6.3 12-bit DAC electrical characteristics

### 3.6.3.1 12-bit DAC operating requirements Table 24. 12-bit DAC operating requirements

| Symbol            | Desciption              | Min. | Max. | Unit | Notes |
|-------------------|-------------------------|------|------|------|-------|
| V <sub>DDA</sub>  | Supply voltage          | 1.71 | 3.6  | V    |       |
| V <sub>DACR</sub> | Reference voltage       | 1.13 | 3.6  | V    | 1     |
| CL                | Output load capacitance | —    | 100  | pF   | 2     |
| ١L                | Output load current     | —    | 1    | mA   |       |

1. The DAC reference can be selected to be  $V_{\text{DDA}}$  or  $V_{\text{REFH}}$ 

2. A small load capacitance (47 pF) can improve the bandwidth performance of the DAC.

### 3.6.3.2 12-bit DAC operating behaviors Table 25. 12-bit DAC operating behaviors

| Symbol                     | Description                                                                    | Min.                      | Тур.     | Max.              | Unit   | Notes |
|----------------------------|--------------------------------------------------------------------------------|---------------------------|----------|-------------------|--------|-------|
| I <sub>DDA_DACL</sub><br>P | Supply current — low-power mode                                                | _                         | —        | 150               | μΑ     |       |
| DDA_DACH<br>P              | Supply current — high-speed mode                                               | _                         | —        | 700               | μΑ     |       |
| t <sub>DACLP</sub>         | Full-scale settling time (0x080 to 0xF7F) — low-power mode                     | _                         | 100      | 200               | μs     | 1     |
| t <sub>DACHP</sub>         | Full-scale settling time (0x080 to 0xF7F) — high-power mode                    |                           | 15       | 30                | μs     | 1     |
| t <sub>CCDACLP</sub>       | Code-to-code settling time (0xBF8 to 0xC08)—high-speed mode                    |                           | 1        | _                 | μs     | 1     |
|                            | —low-power mode                                                                | —                         | —        | 5                 | μs     | 1     |
| V <sub>dacoutl</sub>       | DAC output voltage range low — high-<br>speed mode, no load, DAC set to 0x000  | _                         | —        | 100               | mV     |       |
| V <sub>dacouth</sub>       | DAC output voltage range high — high-<br>speed mode, no load, DAC set to 0xFFF | V <sub>DACR</sub><br>-100 | —        | V <sub>DACR</sub> | mV     |       |
| INL                        | Integral non-linearity error — high speed mode                                 | _                         | —        | ±8                | LSB    | 2     |
| DNL                        | Differential non-linearity error — $V_{DACR} > 2$<br>V                         | _                         | —        | ±1                | LSB    | 3     |
| DNL                        | Differential non-linearity error — V <sub>DACR</sub> = VREF_OUT                | _                         | —        | ±1                | LSB    | 4     |
| V <sub>OFFSET</sub>        | Offset error                                                                   | _                         | ±0.4     | ±0.8              | %FSR   | 5     |
| E <sub>G</sub>             | Gain error                                                                     | —                         | ±0.1     | ±0.6              | %FSR   | 5     |
| PSRR                       | Power supply rejection ratio, $V_{DDA} \ge 2.4 V$                              | 60                        |          | 90                | dB     |       |
| T <sub>CO</sub>            | Temperature coefficient offset voltage                                         | _                         | 3.7      | —                 | μV/C   | 6     |
| $T_{GE}$                   | Temperature coefficient gain error                                             |                           | 0.000421 | —                 | %FSR/C |       |
| Rop                        | Output resistance (load = $3 \text{ k}\Omega$ )                                | —                         |          | 250               | Ω      |       |
| SR                         | Slew rate -80h $\rightarrow$ F7Fh $\rightarrow$ 80h                            |                           |          |                   | V/µs   |       |

| Symbol | Description                                      | Min. | Тур. | Max. | Unit | Notes |
|--------|--------------------------------------------------|------|------|------|------|-------|
|        | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul> | 1.2  | 1.7  | _    |      |       |
|        | <ul> <li>Low power (SP<sub>LP</sub>)</li> </ul>  | 0.05 | 0.12 | —    |      |       |
| BW     | 3dB bandwidth                                    |      |      |      | kHz  |       |
|        | <ul> <li>High power (SP<sub>HP</sub>)</li> </ul> | 550  | _    | —    |      |       |
|        | • Low power (SP <sub>LP</sub> )                  | 40   | _    | _    |      |       |

 Table 25.
 12-bit DAC operating behaviors (continued)

1. Settling within ±1 LSB

2. The INL is measured for 0 + 100 mV to  $V_{\text{DACR}}$  –100 mV

3. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV

4. The DNL is measured for 0 + 100 mV to  $V_{DACR}$  –100 mV with  $V_{DDA}$  > 2.4 V

5. Calculated by a best fit curve from  $V_{SS}$  + 100 mV to  $V_{DACR}$  – 100 mV

6. V<sub>DDA</sub> = 3.0 V, reference select set for V<sub>DDA</sub> (DACx\_CO:DACRFS = 1), high power mode (DACx\_CO:LPEN = 0), DAC set to 0x800, temperature range is across the full range of the device



Figure 12. Typical INL error vs. digital code



Figure 13. Offset at half scale vs. temperature

# 3.7 Timers

See General switching specifications.

# 3.8 Communication interfaces

## 3.8.1 DSPI switching specifications (limited voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provide DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Symbol | Description                                 | Min.                      | Max.                      | Unit | Notes |
|--------|---------------------------------------------|---------------------------|---------------------------|------|-------|
|        | Operating voltage                           | 2.7                       | 3.6                       | V    |       |
|        | Frequency of operation                      |                           | 25                        | MHz  | 1     |
| DS1    | DSPI_SCK output cycle time                  | 2 x t <sub>BUS</sub>      | _                         | ns   | 2     |
| DS2    | DSPI_SCK output high/low time               | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |       |
| DS3    | DSPI_PCSn valid to DSPI_SCK delay           | (t <sub>SCK</sub> /2) - 2 | _                         | ns   | 3     |
| DS4    | DSPI_SCK to DSPI_PCS <i>n</i> invalid delay | (t <sub>SCK</sub> /2) - 2 | _                         | ns   | 4     |
| DS5    | DSPI_SCK to DSPI_SOUT valid                 | -                         | 8.7                       | ns   |       |
| DS6    | DSPI_SCK to DSPI_SOUT invalid               | -2                        | _                         | ns   |       |
| DS7    | DSPI_SIN to DSPI_SCK input setup            | 17                        | _                         | ns   |       |
| DS8    | DSPI_SCK to DSPI_SIN input hold             | 0                         | _                         | ns   |       |
|        | Frequency of operation                      | -                         | 25                        | MHz  | 5     |
| DS1    | DSPI_SCK output cycle time                  | 2 x t <sub>BUS</sub>      | _                         | ns   | 2     |
| DS2    | DSPI_SCK output high/low time               | (t <sub>SCK</sub> /2) - 2 | (t <sub>SCK</sub> /2) + 2 | ns   |       |
| DS3    | DSPI_PCSn valid to DSPI_SCK delay           | (t <sub>SCK</sub> /2) - 2 | _                         | ns   | 3     |
| DS4    | DSPI_SCK to DSPI_PCS <i>n</i> invalid delay | (t <sub>SCK</sub> /2) - 2 | _                         | ns   | 4     |
| DS5    | DSPI_SCK to DSPI_SOUT valid                 | _                         | 14.7                      | ns   |       |
| DS6    | DSPI_SCK to DSPI_SOUT invalid               | -2                        | _                         | ns   |       |
| DS7    | DSPI_SIN to DSPI_SCK input setup            | 17                        | _                         | ns   |       |
| DS8    | DSPI_SCK to DSPI_SIN input hold             | 0                         | _                         | ns   |       |
|        | Frequency of operation                      | _                         | 37.5                      | MHz  | 6     |
| DS1    | DSPI_SCK output cycle time                  | 2 x t <sub>BUS</sub>      | _                         | ns   | 2     |
| DS2    | DSPI_SCK output high/low time               | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |       |
| DS3    | DSPI_PCS <i>n</i> valid to DSPI_SCK delay   | (t <sub>SCK</sub> /2) – 2 | _                         | ns   | 3     |
| DS4    | DSPI_SCK to DSPI_PCS <i>n</i> invalid delay | (t <sub>SCK</sub> /2) - 2 | _                         | ns   | 4     |
| DS5    | DSPI_SCK to DSPI_SOUT valid                 | _                         | 8.7                       | ns   |       |

Table 26. Master mode DSPI timing (limited voltage range)

Table continues on the next page ...

Kinetis V Series KV10 and KV11, 128/64 KB Flash, Rev. 6, 10/2020

 Table 26.
 Master mode DSPI timing (limited voltage range) (continued)

| Symbol | Description                         | Min. | Max. | Unit | Notes |
|--------|-------------------------------------|------|------|------|-------|
| DS6    | DSPI_SCK to DSPI_SOUT invalid       | -2   | -    | ns   |       |
| DS7    | DSPI_SIN to DSPI_SCK input<br>setup | 13   | _    | ns   |       |
| DS8    | DSPI_SCK to DSPI_SIN input hold     | 0    | _    | ns   |       |

- 1. Normal pads
- 2. The SPI module is clocked by the system clock
- 3. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].
- 4. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].
- 5. Open Drain pads: SIN: PTC7, SOUT:PTC6
- 6. Fast pads: SIN: PTD7, SOUT:PTD6, SCK: PTD5, PCS:PTD4



#### Figure 14. DSPI classic SPI timing — master mode

#### Table 27. Slave mode DSPI timing (limited voltage range)

| Symbol | Description                              | Min.                      | Max.                      | Unit | Notes |
|--------|------------------------------------------|---------------------------|---------------------------|------|-------|
|        | Operating voltage                        | 2.7                       | 3.6                       | V    |       |
|        | Frequency of operation                   | -                         | 12.5                      | MHz  | 1     |
| DS9    | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | _                         | ns   | 2     |
| DS10   | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |       |
| DS11   | DSPI_SCK to DSPI_SOUT valid              | -                         | 21                        | ns   |       |
| DS12   | DSPI_SCK to DSPI_SOUT invalid            | 0                         | -                         | ns   |       |
| DS13   | DSPI_SIN to DSPI_SCK input setup         | 2.2                       | -                         | ns   |       |
| DS14   | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                         | ns   |       |
| DS15   | DSPI_SS active to DSPI_SOUT driven       | -                         | 15                        | ns   |       |
| DS16   | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 15                        | ns   |       |
|        | Frequency of operation                   | -                         | 12.5                      | MHz  | 3     |
| DS9    | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | —                         | ns   | 2     |
| DS10   | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |       |

Table continues on the next page...

| Symbol | Description                                   | Min.                      | Max.                      | Unit | Notes |
|--------|-----------------------------------------------|---------------------------|---------------------------|------|-------|
| DS11   | DSPI_SCK to DSPI_SOUT valid                   | _                         | 27                        | ns   |       |
| DS12   | DSPI_SCK to DSPI_SOUT invalid                 | 0                         | _                         | ns   |       |
| DS13   | DSPI_SIN to DSPI_SCK input setup              | 2.2                       | -                         | ns   |       |
| DS14   | DSPI_SCK to DSPI_SIN input hold               | 7                         | _                         | ns   |       |
| DS15   | DSPI_SS active to DSPI_SOUT driven            | _                         | 15                        | ns   |       |
| DS16   | DS16 DSPI_SS inactive to DSPI_SOUT not driven |                           | 21                        | ns   |       |
|        | Frequency of operation                        | _                         | 18.75                     | MHz  | 4     |
| DS9    | DSPI_SCK input cycle time                     | 4 x t <sub>BUS</sub>      | —                         | ns   | 2     |
| DS10   | DSPI_SCK input high/low time                  | (t <sub>SCK</sub> /2) – 2 | (t <sub>SCK</sub> /2) + 2 | ns   |       |
| DS11   | DSPI_SCK to DSPI_SOUT valid                   | _                         | 17                        | ns   |       |
| DS12   | DSPI_SCK to DSPI_SOUT invalid                 | 0                         | -                         | ns   |       |
| DS13   | DSPI_SIN to DSPI_SCK input setup              | 2.2                       | _                         | ns   |       |
| DS14   | DSPI_SCK to DSPI_SIN input hold               | 7                         | -                         | ns   |       |
| DS15   | DSPI_SS active to DSPI_SOUT driven            | _                         | 15                        | ns   |       |
| DS16   | DSPI_SS inactive to DSPI_SOUT not driven      | -                         | 11                        | ns   |       |

#### Table 27. Slave mode DSPI timing (limited voltage range) (continued)

1. Normal pads

- 2. The SPI module is clocked by the system clock
- 3. Open Drain pads: SIN: PTC7, SOUT:PTC6

4. Fast pads: SIN: PTD7, SOUT:PTD6, SCK: PTD5, PCS:PTD4





## 3.8.2 DSPI switching specifications (full voltage range)

The DMA Serial Peripheral Interface (DSPI) provides a synchronous serial bus with master and slave operations. Many of the transfer attributes are programmable. The tables below provides DSPI timing characteristics for classic SPI timing modes. Refer to the DSPI chapter of the Reference Manual for information on the modified transfer formats used for communicating with slower peripheral devices.

| Symbol | Description                                  | Min.                      | Max.                      | Unit | Notes |
|--------|----------------------------------------------|---------------------------|---------------------------|------|-------|
|        | Operating voltage                            | 1.7                       | 3.6                       | V    | 1     |
|        | Frequency of operation                       | _                         | 18.75                     | MHz  | 2     |
| DS1    | DSPI_SCK output cycle time                   | 2 x t <sub>BUS</sub>      | _                         | ns   | 3     |
| DS2    | DSPI_SCK output high/low time                | (t <sub>SCK</sub> /2) – 4 | (t <sub>SCK</sub> /2) + 4 | ns   |       |
| DS3    | DSPI_PCS <i>n</i> valid to<br>DSPI_SCK delay | (t <sub>SCK</sub> /2) – 4 | -                         | ns   | 4     |
| DS4    | DSPI_SCK to DSPI_PCSn<br>invalid delay       | (t <sub>SCK</sub> /2) – 4 | -                         | ns   | 5     |
| DS5    | DSPI_SCK to<br>DSPI_SOUT valid               | _                         | 10                        |      |       |
| DS6    | DSPI_SCK to<br>DSPI_SOUT invalid             | -7.8                      | _                         | ns   |       |
| DS7    | DSPI_SIN to DSPI_SCK input setup             | 24                        | _                         | ns   |       |
| DS8    | DSPI_SCK to DSPI_SIN input hold              | 0                         | _                         | ns   |       |
|        | Frequency of operation                       | -                         | 18.75                     | MHz  | 6     |
| DS1    | DSPI_SCK output cycle time                   | 2 x t <sub>BUS</sub>      | _                         | ns   | 3     |
| DS2    | DSPI_SCK output high/low time                | (t <sub>SCK</sub> /2) – 4 | (t <sub>SCK</sub> /2) + 4 | ns   |       |
| DS3    | DSPI_PCS <i>n</i> valid to<br>DSPI_SCK delay | (t <sub>SCK</sub> /2) – 4 | -                         | ns   | 4     |
| DS4    | DSPI_SCK to DSPI_PCSn<br>invalid delay       | (t <sub>SCK</sub> /2) – 4 | _                         | ns   | 5     |
| DS5    | DSPI_SCK to<br>DSPI_SOUT valid               | _                         | 26                        |      |       |
| DS6    | DSPI_SCK to<br>DSPI_SOUT invalid             | -7.8                      | -                         | ns   |       |
| DS7    | DSPI_SIN to DSPI_SCK<br>input setup          | 24                        | -                         | ns   |       |
| DS8    | DSPI_SCK to DSPI_SIN input hold              | 0                         | _                         | ns   |       |

 Table 28.
 Master mode DSPI timing (full voltage range)

Table continues on the next page...

| Symbol | Description                                  | Min.                      | Max.                      | Unit | Notes |
|--------|----------------------------------------------|---------------------------|---------------------------|------|-------|
|        | Frequency of operation                       | _                         | 25                        | MHz  | 7     |
| DS1    | DSPI_SCK output cycle time                   | 2 x t <sub>BUS</sub>      | _                         | ns   | 3     |
| DS2    | DSPI_SCK output high/low time                | (t <sub>SCK</sub> /2) – 4 | (t <sub>SCK</sub> /2) + 4 | ns   |       |
| DS3    | DSPI_PCS <i>n</i> valid to<br>DSPI_SCK delay | (t <sub>SCK</sub> /2) – 4 | _                         | ns   | 4     |
| DS4    | DSPI_SCK to DSPI_PCS <i>n</i> invalid delay  | (t <sub>SCK</sub> /2) – 4 | _                         | ns   | 5     |
| DS5    | DSPI_SCK to<br>DSPI_SOUT valid               | _                         | 10                        |      |       |
| DS6    | DSPI_SCK to<br>DSPI_SOUT invalid             | -7.8                      | _                         | ns   |       |
| DS7    | DSPI_SIN to DSPI_SCK input setup             | 17                        | -                         | ns   |       |
| DS8    | DSPI_SCK to DSPI_SIN input hold              | 0                         | -                         | ns   |       |

#### Table 28. Master mode DSPI timing (full voltage range) (continued)

- 1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.
- 2. Normal pads
- 3. The SPI module is clocked by the system clock
- 4. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].
- 5. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC]
- 6. Open Drain pads: SIN: PTC7, SOUT: PTC6
- 7. Fast pads: SIN: PTD7, SOUT:PTD6, SCK: PTD5, PCS:PTD4



#### Figure 16. DSPI classic SPI timing — master mode

#### Table 29. Slave mode DSPI timing (full voltage range)

| Symbol | Description            | Min. | Max.  | Unit | Notes |
|--------|------------------------|------|-------|------|-------|
|        | Operating voltage      | 1.7  | 3.6   | V    |       |
|        | Frequency of operation | _    | 9.375 | MHz  | 1     |

Table continues on the next page ...

| Symbol | Description                              | Min.                      | Max.                      | Unit | Notes |
|--------|------------------------------------------|---------------------------|---------------------------|------|-------|
| DS9    | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      |                           | ns   | 2     |
| DS10   | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK</sub> /2) + 4 | ns   |       |
| DS11   | DSPI_SCK to DSPI_SOUT valid              | -                         | 27.8                      | ns   |       |
| DS12   | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |       |
| DS13   | DSPI_SIN to DSPI_SCK input setup         | 2.7                       | _                         | ns   |       |
| DS14   | DSPI_SCK to DSPI_SIN input hold          | 7                         | -                         | ns   |       |
| DS15   | DSPI_SS active to DSPI_SOUT driven       | _                         | 22                        | ns   |       |
| DS16   | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 22                        | ns   |       |
|        | Frequency of operation                   | -                         | 9.375                     | MHz  | 3     |
| DS9    | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | _                         | ns   | 2     |
| DS10   | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK</sub> /2) + 4 | ns   |       |
| DS11   | DSPI_SCK to DSPI_SOUT valid              | -                         | 43.8                      | ns   |       |
| DS12   | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |       |
| DS13   | DSPI_SIN to DSPI_SCK input setup         | 2.7                       | _                         | ns   |       |
| DS14   | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                         | ns   |       |
| DS15   | DSPI_SS active to DSPI_SOUT driven       | _                         | 22                        | ns   |       |
| DS16   | DSPI_SS inactive to DSPI_SOUT not driven | -                         | 38                        | ns   |       |
|        | Frequency of operation                   |                           | 12.5                      | MHz  | 4     |
| DS9    | DSPI_SCK input cycle time                | 4 x t <sub>BUS</sub>      | _                         | ns   | 2     |
| DS10   | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK</sub> /2) + 4 | ns   |       |
| DS11   | DSPI_SCK to DSPI_SOUT valid              | -                         | 20.8                      | ns   |       |
| DS12   | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                         | ns   |       |
| DS13   | DSPI_SIN to DSPI_SCK input setup         | 2.7                       | _                         | ns   |       |
| DS14   | DSPI_SCK to DSPI_SIN input hold          | 7                         | _                         | ns   |       |
| DS15   | DSPI_SS active to DSPI_SOUT driven       | -                         | 22                        | ns   |       |
| DS16   | DSPI_SS inactive to DSPI_SOUT not driven | _                         | 15                        | ns   |       |

#### Table 29. Slave mode DSPI timing (full voltage range) (continued)

1. Normal pads

2. The SPI module is clocked by the system clock

3. Open Drain pads: SIN: PTC7, SOUT:PTC6

4. Fast pads: SIN: PTD7, SOUT:PTD6, SCK: PTD5, PCS:PTD4



Figure 17. DSPI classic SPI timing — slave mode

## 3.8.3 I<sup>2</sup>C

See General switching specifications.

### 3.8.4 UART

See General switching specifications.

## 4 Dimensions

### 4.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to www.nxp.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 32-pin QFN                               | 98ASA00473D                   |
| 32-pin LQFP <sup>1</sup>                 | 98ASH70029A                   |
| 48-pin LQFP                              | 98ASH00962A                   |
| 64-pin LQFP                              | 98ASS23234W                   |

1. The 32-pin LQFP package for this product is not yet available, however it is included in a Package Your Way program for Kinetis MCUs. Please visit http://www.nxp.com/KPYW for more details.

Kinetis V Series KV10 and KV11, 128/64 KB Flash, Rev. 6, 10/2020

## 5 Pinout

## 5.1 KV11 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

#### NOTE

• PTB0, PTB1, PTC3, PTC4, PTD4, PTD5, PTD6, PTD7 are high current pins.

| 64<br>LQFP | 48<br>QFP | 32<br>QFN | 32<br>LQFP | Pin Name           | DEFAULT                            | ALT0                               | ALT1               | ALT2      | ALT3            | ALT4           | ALT5 | ALT6            | ALT7 |
|------------|-----------|-----------|------------|--------------------|------------------------------------|------------------------------------|--------------------|-----------|-----------------|----------------|------|-----------------|------|
| -          | -         | 7         | 7          | VDDA/<br>VREFH     | VDDA/<br>VREFH                     | VDDA/<br>VREFH                     |                    |           |                 |                |      |                 |      |
| -          | -         | 8         | 8          | VREFL/<br>VSSA     | VREFL/<br>VSSA                     | VREFL/<br>VSSA                     |                    |           |                 |                |      |                 |      |
| 1          | -         | -         | —          | PTE0               | ADC1_SE12                          | ADC1_SE12                          | PTE0               |           | UART1_TX        |                |      |                 |      |
| 2          | -         | _         |            | PTE1/<br>LLWU_P0   | ADC1_SE13                          | ADC1_SE13                          | PTE1/<br>LLWU_P0   |           | UART1_RX        |                |      |                 |      |
| 3          | 1         | 1         | 1          | VDD                | VDD                                | VDD                                |                    |           |                 |                |      |                 |      |
| 4          | 2         | 2         | 2          | VSS                | VSS                                | VSS                                |                    |           |                 |                |      |                 |      |
| 5          | 3         | 3         | 3          | PTE16              | ADC0_SE1/<br>ADC0_DP1/<br>ADC1_SE0 | ADC0_SE1/<br>ADC0_DP1/<br>ADC1_SE0 | PTE16              | SPI0_PCS0 | UART1_TX        | FTM_<br>CLKIN0 |      | FTM0_FLT3       |      |
| 6          | 4         | 4         | 4          | PTE17/<br>LLWU_P19 | ADC0_DM1/<br>ADC0_SE5/<br>ADC1_SE5 | ADC0_DM1/<br>ADC0_SE5/<br>ADC1_SE5 | PTE17/<br>LLWU_P19 | SPI0_SCK  | UART1_RX        | FTM_<br>CLKIN1 |      | LPTMR0_<br>ALT3 |      |
| 7          | 5         | 5         | 5          | PTE18/<br>LLWU_P20 | ADC0_SE6/<br>ADC1_SE1/<br>ADC1_DP1 | ADC0_SE6/<br>ADC1_SE1/<br>ADC1_DP1 | PTE18/<br>LLWU_P20 | SPI0_SOUT | UART1_<br>CTS_b | I2C0_SDA       |      | SPI0_SIN        |      |
| 8          | 6         | 6         | 6          | PTE19              | ADC0_SE7/<br>ADC1_SE7/<br>ADC1_DM1 | ADC0_SE7/<br>ADC1_SE7/<br>ADC1_DM1 | PTE19              | SPI0_SIN  | UART1_<br>RTS_b | 12C0_SCL       |      | SPI0_SOUT       |      |
| 9          | 7         | -         | -          | PTE20              | ADC0_SE0/<br>ADC0_DP0              | ADC0_SE0/<br>ADC0_DP0              | PTE20              |           | FTM1_CH0        | UART0_TX       |      |                 |      |
| 10         | 8         | -         | —          | PTE21              | ADC0_SE4/<br>ADC0_DM0              | ADC0_SE4/<br>ADC0_DM0              | PTE21              |           | FTM1_CH1        | UART0_RX       |      |                 |      |
| 11         | -         | _         | _          | PTE22              | ADC0_SE12                          | ADC0_SE12                          | PTE22              |           |                 |                |      |                 |      |
| 12         | -         | -         | _          | PTE23              | ADC0_SE13                          | ADC0_SE13                          | PTE23              |           |                 |                |      |                 |      |
| 13         | 9         | -         | -          | VDDA               | VDDA                               | VDDA                               |                    |           |                 |                |      |                 |      |

• PTC6 and PTC7 have open drain outputs

| 64<br>LQFP | 48<br>QFP | 32<br>QFN | 32<br>LQFP | Pin Name           | DEFAULT                              | ALT0                                 | ALT1               | ALT2            | ALT3            | ALT4           | ALT5            | ALT6            | ALT7            |
|------------|-----------|-----------|------------|--------------------|--------------------------------------|--------------------------------------|--------------------|-----------------|-----------------|----------------|-----------------|-----------------|-----------------|
| 14         | 10        | _         | _          | VREFH              | VREFH                                | VREFH                                |                    |                 |                 |                |                 |                 |                 |
| 15         | 11        | -         | _          | VREFL              | VREFL                                | VREFL                                |                    |                 |                 |                |                 |                 |                 |
| 16         | 12        | _         | _          | VSSA               | VSSA                                 | VSSA                                 |                    |                 |                 |                |                 |                 |                 |
| 17         | 13        | -         | -          | PTE29              | CMP1_IN5/<br>CMP0_IN5                | CMP1_IN5/<br>CMP0_IN5                | PTE29              |                 | FTM0_CH2        |                | FTM_<br>CLKIN0  |                 |                 |
| 18         | 14        | 9         | 9          | PTE30              | ADC1_SE4/<br>CMP1_IN4/<br>DAC0_OUT   | ADC1_SE4/<br>CMP1_IN4/<br>DAC0_OUT   | PTE30              |                 | FTM0_CH3        |                | FTM_<br>CLKIN1  |                 |                 |
| 19         | -         | -         | -          | PTE31              | ADC0_SE14/<br>CMP0_IN4               | ADC0_SE14/<br>CMP0_IN4               | PTE31              |                 |                 |                |                 |                 |                 |
| 20         | 15        | 10        | 10         | PTE24              | DISABLED                             |                                      | PTE24              | CAN0_TX         | FTM0_CH0        |                | I2C0_SCL        | EWM_OUT_<br>b   |                 |
| 21         | 16        | 11        | 11         | PTE25/<br>LLWU_P21 | DISABLED                             |                                      | PTE25/<br>LLWU_P21 | CAN0_RX         | FTM0_CH1        |                | I2C0_SDA        | EWM_IN          |                 |
| 22         | 17        | 12        | 12         | PTA0               | SWD_CLK                              | SWD_CLK                              | PTA0               | UARTO_<br>CTS_b | FTM0_CH5        |                | EWM_IN          |                 | SWD_CLK         |
| 23         | 18        | 13        | 13         | PTA1               | DISABLED                             |                                      | PTA1               | UART0_RX        | FTM2_CH0        | CMP0_OUT       | FTM2_QD_<br>PHA | FTM1_CH1        | FTM4_CH0        |
| 24         | 19        | 14        | 14         | PTA2               | DISABLED                             |                                      | PTA2               | UART0_TX        | FTM2_CH1        | CMP1_OUT       | FTM2_QD_<br>PHB | FTM1_CH0        | FTM4_CH1        |
| 25         | 20        | 15        | 15         | PTA3               | SWD_DIO                              | SWD_DIO                              | PTA3               | UARTO_<br>RTS_b | FTM0_CH0        | FTM2_FLT0      | EWM_OUT_<br>b   |                 | SWD_DIO         |
| 26         | 21        | 16        | 16         | PTA4/<br>LLWU_P3   | NMI_b                                | NMI_b                                | PTA4/<br>LLWU_P3   |                 | FTM0_CH1        | FTM4_FLT0      | FTM0_FLT3       |                 | NMI_b           |
| 27         | -         | -         | -          | PTA5               | DISABLED                             |                                      | PTA5               |                 | FTM0_CH2        | FTM5_FLT0      |                 |                 |                 |
| 28         | -         | -         | -          | PTA12              | DISABLED                             |                                      | PTA12              | CAN0_TX         | FTM1_CH0        |                |                 |                 | FTM1_QD_<br>PHA |
| 29         | -         | -         | -          | PTA13/<br>LLWU_P4  | DISABLED                             |                                      | PTA13/<br>LLWU_P4  | CAN0_RX         | FTM1_CH1        |                |                 |                 | FTM1_QD_<br>PHB |
| 30         | 22        | -         | -          | VDD                | VDD                                  | VDD                                  |                    |                 |                 |                |                 |                 |                 |
| 31         | 23        | _         | _          | VSS                | VSS                                  | VSS                                  |                    |                 |                 |                |                 |                 |                 |
| 32         | 24        | 17        | 17         | PTA18              | EXTAL0                               | EXTAL0                               | PTA18              |                 | FTM0_FLT2       | FTM_<br>CLKIN0 |                 | FTM3_CH2        |                 |
| 33         | 25        | 18        | 18         | PTA19              | XTAL0                                | XTAL0                                | PTA19              | FTM0_FLT0       | FTM1_FLT0       | FTM_<br>CLKIN1 |                 | LPTMR0_<br>ALT1 |                 |
| 34         | 26        | 19        | 19         | PTA20              | RESET_b                              |                                      | PTA20              |                 |                 |                |                 |                 | RESET_b         |
| 35         | 27        | 20        | 20         | PTB0/<br>LLWU_P5   | ADC0_SE8/<br>ADC1_SE8                | ADC0_SE8/<br>ADC1_SE8                | PTB0/<br>LLWU_P5   | I2C0_SCL        | FTM1_CH0        |                |                 | FTM1_QD_<br>PHA | UART0_RX        |
| 36         | 28        | 21        | 21         | PTB1               | ADC0_SE9/<br>ADC1_SE9                | ADC0_SE9/<br>ADC1_SE9                | PTB1               | I2C0_SDA        | FTM1_CH1        | FTM0_FLT2      | EWM_IN          | FTM1_QD_<br>PHB | UART0_TX        |
| 37         | 29        | -         | _          | PTB2               | ADC0_SE10/<br>ADC1_SE10/<br>ADC1_DM2 | ADC0_SE10/<br>ADC1_SE10/<br>ADC1_DM2 | PTB2               | I2C0_SCL        | UART0_<br>RTS_b | FTM0_FLT1      |                 | FTM0_FLT3       |                 |
| 38         | 30        | -         | —          | PTB3               | ADC1_SE2/<br>ADC1_DP2                | ADC1_SE2/<br>ADC1_DP2                | PTB3               | I2C0_SDA        | UARTO_<br>CTS_b |                |                 | FTM0_FLT0       |                 |

Kinetis V Series KV10 and KV11, 128/64 KB Flash, Rev. 6, 10/2020

| 64<br>LQFP | 48<br>QFP | 32<br>QFN | 32<br>LQFP | Pin Name           | DEFAULT                | ALT0                   | ALT1               | ALT2      | ALT3            | ALT4            | ALT5     | ALT6          | ALT7      |
|------------|-----------|-----------|------------|--------------------|------------------------|------------------------|--------------------|-----------|-----------------|-----------------|----------|---------------|-----------|
| 39         | 31        | -         | -          | PTB16              | DISABLED               |                        | PTB16              |           | UART0_RX        | FTM_<br>CLKIN2  | CAN0_TX  | EWM_IN        |           |
| 40         | 32        | —         | _          | PTB17              | DISABLED               |                        | PTB17              |           | UART0_TX        | FTM_<br>CLKIN1  | CAN0_RX  | EWM_OUT_<br>b |           |
| 41         | -         | -         | -          | PTB18              | DISABLED               |                        | PTB18              | CAN0_TX   |                 | FTM3_CH2        |          |               |           |
| 42         | -         | _         | _          | PTB19              | DISABLED               |                        | PTB19              | CAN0_RX   |                 | FTM3_CH3        |          |               |           |
| 43         | 33        | _         | -          | PTC0               | ADC1_SE11              | ADC1_SE11              | PTC0               | SPI0_PCS4 | PDB_<br>EXTRG0  |                 | CMP0_OUT | FTM0_FLT0     | SPI0_PCS0 |
| 44         | 34        | 22        | 22         | PTC1/<br>LLWU_P6   | ADC1_SE3               | ADC1_SE3               | PTC1/<br>LLWU_P6   | SPI0_PCS3 | UART1_<br>RTS_b | FTM0_CH0        | FTM2_CH0 |               |           |
| 45         | 35        | 23        | 23         | PTC2               | ADC0_SE11/<br>CMP1_IN0 | ADC0_SE11/<br>CMP1_IN0 | PTC2               | SPI0_PCS2 | UART1_<br>CTS_b | FTM0_CH1        | FTM2_CH1 |               |           |
| 46         | 36        | 24        | 24         | PTC3/<br>LLWU_P7   | CMP1_IN1               | CMP1_IN1               | PTC3/<br>LLWU_P7   | SPI0_PCS1 | UART1_RX        | FTM0_CH2        | CLKOUT   | FTM3_FLT0     |           |
| 47         | -         | _         | _          | VSS                | VSS                    | VSS                    |                    |           |                 |                 |          |               |           |
| 48         | -         | —         | _          | VDD                | VDD                    | VDD                    |                    |           |                 |                 |          |               |           |
| 49         | 37        | 25        | 25         | PTC4/<br>LLWU_P8   | DISABLED               |                        | PTC4/<br>LLWU_P8   | SPI0_PCS0 | UART1_TX        | FTM0_CH3        |          | CMP1_OUT      |           |
| 50         | 38        | 26        | 26         | PTC5/<br>LLWU_P9   | DISABLED               |                        | PTC5/<br>LLWU_P9   | SPI0_SCK  | LPTMR0_<br>ALT2 |                 |          | CMP0_OUT      | FTM0_CH2  |
| 51         | 39        | 27        | 27         | PTC6/<br>LLWU_P10  | CMP0_IN0               | CMP0_IN0               | PTC6/<br>LLWU_P10  | SPI0_SOUT | PDB_<br>EXTRG1  |                 | UART0_RX |               | I2C0_SCL  |
| 52         | 40        | 28        | 28         | PTC7               | CMP0_IN1               | CMP0_IN1               | PTC7               | SPI0_SIN  |                 |                 | UART0_TX |               | I2C0_SDA  |
| 53         | _         | _         | _          | PTC8               | ADC1_SE14/<br>CMP0_IN2 | ADC1_SE14/<br>CMP0_IN2 | PTC8               |           | FTM3_CH4        |                 |          |               |           |
| 54         | -         | _         | -          | PTC9               | ADC1_SE15/<br>CMP0_IN3 | ADC1_SE15/<br>CMP0_IN3 | PTC9               |           | FTM3_CH5        |                 |          |               |           |
| 55         | -         | _         | -          | PTC10              | ADC1_SE16              | ADC1_SE16              | PTC10              |           | FTM5_CH0        | FTM5_QD_<br>PHA |          |               |           |
| 56         | -         | _         | -          | PTC11/<br>LLWU_P11 | ADC1_SE17              | ADC1_SE17              | PTC11/<br>LLWU_P11 |           | FTM5_CH1        | FTM5_QD_<br>PHB |          |               |           |
| 57         | 41        | -         | -          | PTD0/<br>LLWU_P12  | DISABLED               |                        | PTD0/<br>LLWU_P12  | SPI0_PCS0 | UART0_<br>CTS_b | FTM0_CH0        | UART1_RX | FTM3_CH0      |           |
| 58         | 42        | -         | Ι          | PTD1               | ADC0_SE2               | ADC0_SE2               | PTD1               | SPI0_SCK  | UART0_<br>RTS_b | FTM0_CH1        | UART1_TX | FTM3_CH1      |           |
| 59         | 43        | -         | -          | PTD2/<br>LLWU_P13  | DISABLED               |                        | PTD2/<br>LLWU_P13  | SPI0_SOUT | UART0_RX        | FTM0_CH2        |          | FTM3_CH2      | I2C0_SCL  |
| 60         | 44        | -         | _          | PTD3               | DISABLED               |                        | PTD3               | SPI0_SIN  | UART0_TX        | FTM0_CH3        |          | FTM3_CH3      | I2C0_SDA  |
| 61         | 45        | 29        | 29         | PTD4/<br>LLWU_P14  | DISABLED               |                        | PTD4/<br>LLWU_P14  | SPI0_PCS1 | UART0_<br>RTS_b | FTM0_CH4        | FTM2_CH0 | EWM_IN        | SPI0_PCS0 |
| 62         | 46        | 30        | 30         | PTD5               | ADC0_SE3               | ADC0_SE3               | PTD5               | SPI0_PCS2 | UART0_<br>CTS_b | FTM0_CH5        | FTM2_CH1 | EWM_OUT_<br>b | SPI0_SCK  |
| 63         | 47        | 31        | 31         | PTD6/<br>LLWU_P15  | ADC1_SE6               | ADC1_SE6               | PTD6/<br>LLWU_P15  | FTM4_CH0  | UART0_RX        | FTM0_CH0        | FTM1_CH0 | FTM0_FLT0     | SPI0_SOUT |
| 64         | 48        | 32        | 32         | PTD7               | DISABLED               |                        | PTD7               | FTM4_CH1  | UART0_TX        | FTM0_CH1        | FTM1_CH1 | FTM0_FLT1     | SPI0_SIN  |

46 NXP Semiconductors

#### 5.2 KV11 Pinouts

The following figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.







Figure 19. 48 QFP Pinout Diagram



Figure 20. 32 LQFP Pinout Diagram



Figure 21. 32 QFN Pinout Diagram

## 6 Ordering parts

### 6.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to www.nxp.com and perform a part number search for the MKV11 device numbers.

## 7 Part identification

### 7.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

## 7.2 Format

Part numbers for this device have the following format:

```
Q KV## M FFF R T PP CC S N
```

## 7.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description                 | Values                                                                                                                                                      |
|-------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q     | Qualification status        | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul>                                                                  |
| KV##  | Kinetis family              | KV10 and KV11                                                                                                                                               |
| М     | Key attribute               | • Z = M0+ core                                                                                                                                              |
| FFF   | Program flash memory size   | • 128 = 128 KB                                                                                                                                              |
| Т     | Temperature range (°C)      | • V = -40 to 105                                                                                                                                            |
| PP    | Package identifier          | <ul> <li>LC = 32 LQFP (7 mm x 7 mm)</li> <li>FM = 32 QFN (5 mm x 5 mm)</li> <li>LF = 48 LQFP (7 mm x 7 mm)</li> <li>LH = 64 LQFP (10 mm x 10 mm)</li> </ul> |
| CCC   | Maximum CPU frequency (MHz) | • 7 = 75 MHz                                                                                                                                                |
| S     | Software type               | (Blank) = Not software enabled                                                                                                                              |
| N     | Packaging type              | <ul> <li>R = Tape and reel</li> <li>(Blank) = Trays</li> </ul>                                                                                              |

## 7.4 Example

This is an example part number:

MKV11Z128VFM7

## 8 Terminology and guidelines

## 8.1 Definition: Operating requirement

An *operating requirement* is a specified value or range of values for a technical characteristic that you must guarantee during operation to avoid incorrect operation and possibly decreasing the useful life of the chip.

#### 8.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | 0.9  | 1.1  | V    |

## 8.2 Definition: Operating behavior

Unless otherwise specified, an *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

#### 8.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μΑ   |

## 8.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

### 8.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins |      | 7    | pF   |

## 8.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

## 8.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

## 8.5 Result of exceeding a rating



## 8.6 Relationship between ratings and operating requirements



## 8.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

## 8.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

#### 8.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

## 8.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:

#### **Revision history**



## 8.9 Typical Value Conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | C°   |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

# 9 Revision history

The following table provides a revision history for this document.

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                  |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0        | 11/2014 | Initial Prelim release.                                                                                                                                                                                                              |
| 1        | 02/2015 | <ul> <li>Updated the following sections:</li> <li>DSPI switching specifications (limited voltage range)</li> <li>DSPI switching specifications (full voltage range)</li> <li>KV11 Signal Multiplexing and Pin Assignments</li> </ul> |

Table 30. Revision history

Table continues on the next page...

| Rev. No. | Date    | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2        | 04/2015 | <ul> <li>Updated the following sections: <ul> <li>Power mode transition operating behaviors</li> <li>Power consumption operating behaviors</li> <li>16-bit ADC operating conditions</li> <li>Fields</li> </ul> </li> <li>Updated the table "16-bit ADC electrical characteristics" with a footnote</li> <li>Added the figure "Run mode supply current vs. core frequency" to the section "Diagram: Typical IDD_RUN operating behavior"</li> </ul>                                                                                                                                                                                                                                  |
| 3        | 06/2015 | Added a footnote to the ambient temperature entry in the table     "Thermal operating requirements"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 4        | 05/2017 | <ul> <li>Added KMS related information in front matter</li> <li>Added the section "KMS Motor Suite"</li> <li>Added "S" in the sections "Format" and "Fields" to specify software type in part number</li> <li>Updated the section "Example" to add an example for KMS part number</li> <li>Added the KMS supported part numbers in the table "Ordering information"</li> <li>Updated the table "Related resources," to include references to KMS documents</li> <li>Updated the figure "KV11 block diagram"</li> <li>Added a note to the t<sub>POR</sub> in the table "Power mode transition operating behaviors."</li> <li>Changed freescale.com to nxp.com throughout</li> </ul> |
| 5        | 07/2020 | <ul> <li>Removed KMS related information in front matter</li> <li>Removed the section "KMS Motor Suite"</li> <li>Updated ARM to Arm in front matter</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 6        | 10/2020 | Updated Related Resources Table in front matter section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

| Table 30. | Revision | history ( | (continued) |
|-----------|----------|-----------|-------------|
|-----------|----------|-----------|-------------|

How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, COOLFLUX. EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, CodeWarrior, ColdFire, ColdFire+, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, Tower, TurboLink, eIQ, Immersiv3D, EdgeLock, and EdgeScale are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org SpinTAC is a trademark of LineStream Technologies, Inc.

©2014-2020 NXP B.V.

Document Number KV11P64M75 Revision 6, 10/2020



