# **Table of Contents** | 1 | Ord | ering pa | arts3 | |---|------|------------|-------------------------------------| | | 1.1 | Detern | nining valid orderable parts3 | | 2 | Parl | t identifi | cation3 | | | 2.1 | Descri | ption3 | | | 2.2 | Forma | t3 | | | 2.3 | Fields. | 3 | | | 2.4 | Examp | ole4 | | 3 | Para | ameter | Classification4 | | 4 | Rati | ngs | 4 | | | 4.1 | Therm | al handling ratings4 | | | 4.2 | Moistu | re handling ratings5 | | | 4.3 | ESD h | andling ratings5 | | | 4.4 | Voltag | e and current operating ratings5 | | 5 | Ger | eral | 6 | | | 5.1 | Nonsw | ritching electrical specifications6 | | | | 5.1.1 | DC characteristics6 | | | | 5.1.2 | Supply current characteristics11 | | | | 5.1.3 | EMC performance12 | | | 5.2 | Switch | ling specifications | 12 | |---|------|---------|----------------------------------------------|----| | | | 5.2.1 | Control timing | 12 | | | | 5.2.2 | Debug trace timing specifications | 13 | | | | 5.2.3 | FTM module timing | 14 | | | 5.3 | Therm | al specifications | 15 | | | | 5.3.1 | Thermal characteristics | 15 | | 6 | Per | ipheral | operating requirements and behaviors | 16 | | | 6.1 | Extern | al oscillator (XOSC) and ICS characteristics | 16 | | | 6.2 | NVM s | specifications | 18 | | | 6.3 | Analog | g | 19 | | | | 6.3.1 | ADC characteristics | 19 | | | | 6.3.2 | Analog comparator (ACMP) electricals | 22 | | 7 | Dim | ensions | 5 | 23 | | | 7.1 | Obtain | ning package dimensions | 23 | | 8 | Pino | out | | 23 | | | 8.1 | Signal | multiplexing and pin assignments | 23 | | | 8.2 | Device | e pin assignment | 24 | | | _ | | | | ## 1 Ordering parts ### 1.1 Determining valid orderable parts Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to www.freescale.com and perform a part number search for the following device numbers: PA4. #### 2 Part identification ## 2.1 Description Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received. ### 2.2 Format Part numbers for this device have the following format: MC 9 S08 PA AA B CC ### 2.3 Fields This table lists the possible values for each field in the part number (not all combinations are valid): | Field | Description | Values | |-------|------------------------------|------------------------------------------------------| | MC | Qualification status | MC = fully qualified, general market flow | | 9 | Memory | • 9 = flash based | | S08 | Core | • S08 = 8-bit CPU | | PA | Device family | • PA | | AA | Approximate flash size in KB | <ul><li>4 = 4 KB</li><li>2 = 2 KB</li></ul> | | В | Temperature range (°C) | • V = -40 to 105 | | CC | Package designator | <ul><li>WJ = 20-SOIC</li><li>TG = 16-TSSOP</li></ul> | MC9S08PA4 Series Data Sheet, Rev. 2, 12/20/2012. ### 2.4 Example This is an example part number: MC9S08PA4VWJ #### 3 Parameter Classification The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding, the following classification is used and the parameters are tagged accordingly in the tables where appropriate: **Table 1. Parameter Classifications** | Р | Those parameters are guaranteed during production testing on each individual device. | |---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations. | | Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. | | D | Those parameters are derived mainly from simulations. | #### **NOTE** The classification is shown in the column labeled "C" in the parameter tables where appropriate. ## 4 Ratings ## 4.1 Thermal handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------|-------------|------|------|-------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 150 | °C | 1 | | T <sub>SDR</sub> | Solder temperature, lead-free | _ | 260 | °C | 2 | - 1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life. - 2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ## 4.2 Moisture handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |--------|----------------------------|------|------|------|-------| | MSL | Moisture sensitivity level | _ | 3 | _ | 1 | Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices. ## 4.3 ESD handling ratings | Symbol | Description | Min. | Max. | Unit | Notes | |------------------|-------------------------------------------------------|-------|-------|------|-------| | $V_{HBM}$ | Electrostatic discharge voltage, human body model | -6000 | +6000 | V | 1 | | V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500 | +500 | V | | | I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C | -100 | +100 | mA | | Determined according to JEDEC Standard JESD22-A114, Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM). ## 4.4 Voltage and current operating ratings Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in below table may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this document. This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance, either $V_{SS}$ or $V_{DD}$ ) or the programmable pullup resistor associated with the pin is enabled. | Symbol | Description | Min. | Max. | Unit | |------------------|---------------------------------------------------------------------------|-----------------------|-----------------------|------| | $V_{DD}$ | Supply voltage | -0.3 | 5.8 | V | | I <sub>DD</sub> | Maximum current into V <sub>DD</sub> | _ | 120 | mA | | $V_{DIO}$ | Digital input voltage (except RESET, EXTAL, and XTAL) | -0.3 | V <sub>DD</sub> + 0.3 | V | | V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage | -0.3 | V <sub>DD</sub> + 0.3 | V | | I <sub>D</sub> | Instantaneous maximum current single pin limit (applies to all port pins) | -25 | 25 | mA | | $V_{DDA}$ | Analog supply voltage | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V | #### General 1. Analog pins are defined as pins that do not have an associated general purpose I/O port function. ### 5 General # 5.1 Nonswitching electrical specifications #### 5.1.1 DC characteristics This section includes information about power supply requirements and I/O pin characteristics. Table 2. DC characteristics | Symbol | C Descriptions | | | Min | Typical <sup>1</sup> | Max | Unit | | |------------------|----------------|---------------------|-------------------------------------------|-----------------------------------|-----------------------|-----|----------------------|----| | _ | _ | Operating voltage | | _ | 2.7 | _ | 5.5 | V | | V <sub>OH</sub> | Р | Output high voltage | All I/O pins, standard-<br>drive strength | 5 V, I <sub>load</sub> =<br>-5 mA | V <sub>DD</sub> - 0.8 | _ | _ | ٧ | | | С | | | 3 V, I <sub>load</sub> = -2.5 mA | V <sub>DD</sub> - 0.8 | _ | _ | ٧ | | | Р | | High current drive pins, high-drive | 5 V, I <sub>load</sub> = -20 mA | V <sub>DD</sub> - 0.8 | _ | _ | ٧ | | | С | | strength <sup>2</sup> | 3 V, I <sub>load</sub> = -10 mA | V <sub>DD</sub> - 0.8 | _ | _ | ٧ | | I <sub>OHT</sub> | D | Output high | Max total I <sub>OH</sub> for all | 5 V | _ | _ | -100 | mA | | | | current | ports | 3 V | _ | _ | -50 | | | V <sub>OL</sub> | Р | Output low voltage | All I/O pins, standard-<br>drive strength | 5 V, I <sub>load</sub> = 5<br>mA | _ | _ | 0.8 | V | | | С | | | 3 V, I <sub>load</sub> = 2.5 mA | _ | _ | 0.8 | V | | | Р | | High current drive pins, high-drive | 5 V, I <sub>load</sub><br>=20 mA | _ | _ | 0.8 | ٧ | | | С | | strength <sup>2</sup> | 3 V, I <sub>load</sub> = 10 mA | _ | _ | 0.8 | ٧ | | I <sub>OLT</sub> | D | Output low | Max total I <sub>OL</sub> for all | 5 V | _ | _ | 100 | mA | | | | current | ports | 3 V | _ | _ | 50 | | | V <sub>IH</sub> | Р | Input high | All digital inputs | V <sub>DD</sub> >4.5V | $0.70 \times V_{DD}$ | _ | _ | V | | | | voltage | | V <sub>DD</sub> >2.7V | $0.75 \times V_{DD}$ | _ | _ | | | V <sub>IL</sub> | Р | Input low | All digital inputs | V <sub>DD</sub> >4.5V | _ | _ | $0.30 \times V_{DD}$ | V | | | | voltage | | V <sub>DD</sub> >2.7V | _ | _ | $0.35 \times V_{DD}$ | ] | | $V_{hys}$ | С | Input<br>hysteresis | All digital inputs | _ | $0.06 \times V_{DD}$ | _ | _ | mV | Table 2. DC characteristics (continued) | Symbol | С | | Descriptions | | Min | Typical <sup>1</sup> | Max | Unit | |------------------------------|---|--------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------------------------|------|----------------------|------|------| | II <sub>In</sub> I | Р | Input leakage current | All input only pins (per pin) | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | 0.1 | 1 | μА | | ll <sub>OZ</sub> l | Р | Hi-Z (off-<br>state) leakage<br>current | | | _ | 0.1 | 1 | μА | | II <sub>OZTOT</sub> I | С | Total leakage<br>combined for<br>all inputs and<br>Hi-Z pins | All input only and I/O | $V_{IN} = V_{DD}$ or $V_{SS}$ | _ | _ | 2 | μА | | R <sub>PU</sub> | Р | Pullup<br>resistors | All digital inputs,<br>when enabled (all I/O<br>pins other than PTA5/<br>IRQ/TCLK/RESET | | 30.0 | _ | 50.0 | kΩ | | R <sub>PU</sub> <sup>3</sup> | Р | Pullup<br>resistors | PTA5/IRQ/TCLK/<br>RESET | _ | 30.0 | _ | 50.0 | kΩ | | I <sub>IC</sub> | D | DC injection | Single pin limit | $V_{IN} < V_{SS}$ | -0.2 | _ | 2 | mA | | | | current <sup>4, 5, 6</sup> | Total MCU limit,<br>includes sum of all<br>stressed pins | $V_{IN} > V_{DD}$ | -5 | _ | 25 | | | C <sub>In</sub> | С | Input cap | acitance, all pins | _ | | _ | 7 | pF | | V <sub>RAM</sub> | С | RAM re | etention voltage | _ | 2.0 | _ | _ | V | - 1. Typical values are measured at 25 °C. Characterized, not tested. - 2. Only PTB4, PTB5 support ultra high current output. - 3. The specified resistor value is the actual value internal to the device. The pullup value may appear higher when measured externally on the pin. - 4. All functional non-supply pins, except for PTA5, are internally clamped to V<sub>SS</sub> and V<sub>DD</sub>. - 5. Input must be current-limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the large one. - 6. Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If the positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is higher than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure that external V<sub>DD</sub> load will shunt current higher than maximum injection current when the MCU is not consuming power, such as no system clock is present, or clock rate is very low (which would reduce overall power consumption). Table 3. LVD and POR Specification | Symbol | С | Description | Min | Тур | Max | Unit | |-------------------|---|---------------------------------------------------------------------------|-----|------|-----|------| | V <sub>POR</sub> | D | POR re-arm voltage <sup>1, 2</sup> | 1.5 | 1.75 | 2.0 | V | | V <sub>LVDH</sub> | С | Falling low-voltage detect threshold - high range (LVDV = 1) <sup>3</sup> | 4.2 | 4.3 | 4.4 | V | #### Nonswitching electrical specifications Table 3. LVD and POR Specification (continued) | Symbol | С | Descr | iption | Min | Тур | Max | Unit | |---------------------|---|--------------------------------------|-------------------------------------------------------------|------|------|------|------| | V <sub>LVW1H</sub> | С | Falling low-<br>voltage | Level 1 falling<br>(LVWV = 00) | 4.3 | 4.4 | 4.5 | V | | V <sub>LVW2H</sub> | С | warning<br>threshold -<br>high range | Level 2 falling<br>(LVWV = 01) | 4.5 | 4.5 | 4.6 | V | | V <sub>LVW3H</sub> | С | Iligii railige | Level 3 falling<br>(LVWV = 10) | 4.6 | 4.6 | 4.7 | V | | V <sub>LVW4H</sub> | С | | Level 4 falling<br>(LVWV = 11) | 4.7 | 4.7 | 4.8 | V | | V <sub>HYSH</sub> | С | | High range low-voltage detect/warning hysteresis | | 100 | _ | mV | | V <sub>LVDL</sub> | С | threshold - low | Falling low-voltage detect threshold - low range (LVDV = 0) | | 2.61 | 2.66 | V | | V <sub>LVDW1L</sub> | С | Falling low-<br>voltage | Level 1 falling<br>(LVWV = 00) | 2.62 | 2.7 | 2.78 | V | | V <sub>LVDW2L</sub> | С | warning<br>threshold -<br>low range | Level 2 falling<br>(LVWV = 01) | 2.72 | 2.8 | 2.88 | V | | V <sub>LVDW3L</sub> | С | low range | Level 3 falling<br>(LVWV = 10) | 2.82 | 2.9 | 2.98 | V | | V <sub>LVDW4L</sub> | С | | Level 4 falling<br>(LVWV = 11) | 2.92 | 3.0 | 3.08 | V | | V <sub>HYSDL</sub> | С | | Low range low-voltage detect hysteresis | | 40 | _ | mV | | V <sub>HYSWL</sub> | С | | Low range low-voltage warning hysteresis | | 80 | _ | mV | | $V_{BG}$ | Р | Buffered band | Buffered bandgap output <sup>4</sup> | | 1.16 | 1.18 | V | - 1. Maximum is highest voltage that POR is guaranteed. - 2. POR ramp time must be longer than 20us/V to get a stable startup. - 3. Rising thresholds are falling threshold + hysteresis. - 4. Voltage factory trimmed at $V_{DD}$ = 5.0 V, Temp = 25 °C Figure 1. Typical $I_{OH}$ Vs. $V_{DD}$ - $V_{OH}$ Figure 2. Typical I<sub>OH</sub> Vs. V<sub>DD</sub>-V<sub>OH</sub> (High current drive) #### Nonswitching electrical specifications Figure 3. Typical $I_{OL}$ Vs. $V_{OL}$ Figure 4. Typical $I_{OL}$ Vs. $V_{OL}$ (High current drive) ## 5.1.2 Supply current characteristics This section includes information about power supply current in various operating modes. Table 4. Supply current characteristics | Num | С | Parameter | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | Temp | |-----|---|---------------------------------------------------|-------------------|----------|---------------------|----------------------|------|------|---------------| | 1 | С | Run supply current FEI | RI <sub>DD</sub> | 20 MHz | 5 | 5.43 | _ | mA | -40 to 105 °C | | | С | mode, all modules on; run<br>from flash | | 10 MHz | | 3.46 | _ | | | | | | nom nasm | | 1 MHz | | 1.71 | _ | | | | | С | | | 20 MHz | 3 | 5.35 | _ | | | | | С | | | 10 MHz | | 3.45 | _ | | | | | | | | 1 MHz | | 1.69 | _ | | | | 2 | С | Run supply current FEI | RI <sub>DD</sub> | 20 MHz | 5 | 4.51 | _ | mA | -40 to 105 °C | | | С | mode, all modules off and gated; run from flash | | 10 MHz | | 3.01 | _ | | | | | | gated, full from hash | | 1 MHz | | 1.68 | _ | | | | | С | | | 20 MHz | 3 | 4.47 | _ | | | | | С | | | 10 MHz | | 2.99 | _ | | | | | | | | 1 MHz | | 1.65 | _ | | | | 3 | Р | Run supply current FBE | RI <sub>DD</sub> | 20 MHz | 5 | 5.31 | 7.41 | mA | -40 to 105 °C | | | С | mode, all modules on; run<br>from RAM | | 10 MHz | | 3.17 | _ | | | | | | | | 1 MHz | | 1.25 | _ | | | | | С | | | 20 MHz | 3 | 5.29 | _ | | | | | С | | | 10 MHz | | 3.17 | _ | | | | | | | | 1 MHz | | 1.24 | _ | | | | 4 | Р | Run supply current FBE | RI <sub>DD</sub> | 20 MHz | 5 | 4.39 | 6.59 | mA | -40 to 105 °C | | | С | mode, all modules off and gated; run from RAM | | 10 MHz | | 2.71 | _ | | | | | | gated, fair from 17 twi | | 1 MHz | | 1.21 | _ | | | | | С | | | 20 MHz | 3 | 4.39 | _ | | | | | С | | | 10 MHz | | 2.71 | _ | | | | | | | | 1 MHz | | 1.20 | _ | | | | 5 | С | Wait mode current FEI | WI <sub>DD</sub> | 20 MHz | 5 | 3.62 | _ | mA | -40 to 105 °C | | | С | mode, all modules on | | 10 MHz | | 2.27 | _ | | | | | | | | 1 MHz | | 1.11 | _ | | | | | С | | | 20 MHz | 3 | 3.61 | _ | | | | | | | | 10 MHz | | 2.31 | _ | | | | | | | | 1 MHz | | 1.10 | _ | | | | 6 | С | Stop3 mode supply | S3I <sub>DD</sub> | _ | 5 | 5.4 | _ | μΑ | -40 to 105 °C | | | С | current no clocks active (except 1 kHz LPO clock) | | _ | 3 | 1.40 | _ | | -40 to 105 °C | Table 4. Supply current characteristics (continued) | Num | С | Parameter | Symbol | Bus Freq | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max | Unit | Temp | |-----|---|---------------------------------|--------|----------|---------------------|----------------------|-----|------|---------------| | 7 | С | ADC adder to stop3 | _ | _ | 5 | 96.0 | _ | μΑ | -40 to 105 °C | | | С | ADLPC = 1 | _ | _ | 3 | 88.3 | _ | | | | | | ADLSMP = 1 | | | | | | | | | | | ADCO = 1 | | | | | | | | | | | MODE = 10B | | | | | | | | | | | ADICLK = 11B | | | | | | | | | 8 | С | LVD adder to stop3 <sup>2</sup> | _ | _ | 5 | 129 | _ | μΑ | -40 to 105 °C | | | С | | | | 3 | 126 | _ | | | - 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. - 2. LVD is periodically woken up from stop3 by 5% duty cycle. The period is equal to or less than 2 ms. ### 5.1.3 EMC performance Electromagnetic compatibility (EMC) performance is highly dependant on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance. # 5.2 Switching specifications ### 5.2.1 Control timing Table 5. Control timing | Num | С | Rating | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|------------------------------------------------------------------------------------------------------|---------------------|-------------------------|----------------------|------|------| | 1 | Р | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> ) | f <sub>Bus</sub> | DC | _ | 20 | MHz | | 2 | Р | Internal low power oscillator frequency | f <sub>LPO</sub> | 0.67 | 1.0 | 1.25 | KHz | | 3 | D | External reset pulse width <sup>2</sup> | t <sub>extrst</sub> | 1.5 × | _ | _ | ns | | | | | | t <sub>Self_reset</sub> | | | | | 4 | D | Reset low drive | t <sub>rstdrv</sub> | $34 \times t_{cyc}$ | _ | _ | ns | | 5 | D | BKGD/MS setup time after issuing background debug force reset to enter user or BDM modes | t <sub>MSSU</sub> | 500 | _ | _ | ns | | 6 | D | BKGD/MS hold time after issuing background debug force reset to enter user or BDM modes <sup>3</sup> | t <sub>MSH</sub> | 100 | _ | _ | ns | | Num | С | Rating | ı | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|--------------------------------------------------------------------------------|--------------------------------|-------------------|----------------------|----------------------|-----|------| | 7 | D | IRQ pulse width | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub> | 100 | _ | _ | ns | | | D | | Synchronous path <sup>4</sup> | t <sub>IHIL</sub> | $1.5 \times t_{cyc}$ | _ | _ | ns | | 8 | D | Keyboard interrupt pulse width | Asynchronous path <sup>2</sup> | t <sub>ILIH</sub> | 100 | _ | _ | ns | | | D | | Synchronous path | t <sub>IHIL</sub> | $1.5 \times t_{cyc}$ | _ | _ | ns | | 9 | С | Port rise and fall time - | _ | t <sub>Rise</sub> | _ | 10.2 | _ | ns | | | С | Normal drive strength (HDRVE_PTXx = 0) (load = 50 pF) <sup>5</sup> | | t <sub>Fall</sub> | _ | 9.5 | _ | ns | | | С | Port rise and fall time - | _ | t <sub>Rise</sub> | _ | 5.4 | _ | ns | | | С | Extreme high drive<br>strength (HDRVE_PTXx =<br>1) (load = 50 pF) <sup>5</sup> | | t <sub>Fall</sub> | _ | 4.6 | _ | ns | - 1. Typical values are based on characterization data at $V_{DD}$ = 5.0 V, 25 °C unless otherwise stated. - 2. This is the shortest pulse that is guaranteed to be recognized as a reset pin request. - 3. To enter BDM mode following a POR, BKGD/MS must be held low during the powerup and for a hold time of $t_{MSH}$ after $V_{DD}$ rises above $V_{LVD}$ . - 4. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized. - 5. Timing is shown with respect to 20% $V_{DD}$ and 80% $V_{DD}$ levels. Temperature range -40 °C to 105 °C. Figure 6. IRQ/KBIPx timing # 5.2.2 Debug trace timing specifications Table 6. Debug trace operating behaviors | Symbol | Description | Min. | Max. | Unit | |------------------|------------------|---------------------|------|------| | t <sub>cyc</sub> | Clock period | Frequency dependent | | MHz | | t <sub>wi</sub> | Low pulse width | 2 | _ | ns | | t <sub>wh</sub> | High pulse width | 2 | _ | ns | Table 6. Debug trace operating behaviors (continued) | Symbol | Description | Min. | Max. | Unit | |----------------|--------------------------|------|------|------| | t <sub>r</sub> | Clock and data rise time | _ | 3 | ns | | t <sub>f</sub> | Clock and data fall time | _ | 3 | ns | | t <sub>s</sub> | Data setup | 3 | _ | ns | | t <sub>h</sub> | Data hold | 2 | _ | ns | Figure 7. TRACE\_CLKOUT specifications Figure 8. Trace data specifications ## 5.2.3 FTM module timing Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock. Table 7. FTM input timing | No. | С | Function | Symbol | Min | Max | Unit | |-----|---|-----------------------------|-------------------|-----|---------------------|------------------| | 1 | D | External clock frequency | f <sub>TCLK</sub> | 0 | f <sub>Bus</sub> /4 | Hz | | 2 | D | External clock period | t <sub>TCLK</sub> | 4 | _ | t <sub>cyc</sub> | | 3 | D | External clock<br>high time | t <sub>clkh</sub> | 1.5 | _ | t <sub>cyc</sub> | | 4 | D | External clock<br>low time | t <sub>clkl</sub> | 1.5 | _ | t <sub>cyc</sub> | | 5 | D | Input capture pulse width | t <sub>ICPW</sub> | 1.5 | _ | t <sub>cyc</sub> | Figure 9. Timer external clock Figure 10. Timer input capture pulse ## 5.3 Thermal specifications #### 5.3.1 Thermal characteristics This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits, and it is user-determined rather than being controlled by the MCU design. To take $P_{I/O}$ into account in power calculations, determine the difference between actual pin voltage and $V_{SS}$ or $V_{DD}$ and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and $V_{SS}$ or $V_{DD}$ will be very small. | Rating | Symbol | Value | Unit | |----------------------------------------|----------------|---------------------------------------------|------| | Operating temperature range (packaged) | T <sub>A</sub> | T <sub>L</sub> to T <sub>H</sub> -40 to 105 | °C | | Junction temperature range | $T_J$ | -40 to 150 | °C | | | Thermal resist | tance single-layer board | | | 20-pin SOIC | $\theta_{JA}$ | 83 | °C/W | | 16-pin TSSOP | $\theta_{JA}$ | 131 | °C/W | | | Thermal resis | stance four-layer board | 1 | | 20-pin SOIC | $\theta_{JA}$ | 55 | °C/W | | 16-pin TSSOP | $\theta_{JA}$ | 89 | °C/W | **Table 8. Thermal characteristics** #### Peripheral operating requirements and behaviors The average chip-junction temperature (T<sub>J</sub>) in °C can be obtained from: $$T_J = T_A + (P_D \times \theta_{JA})$$ Where: $T_A$ = Ambient temperature, °C $\theta_{JA}$ = Package thermal resistance, junction-to-ambient, °C/W $$P_D = P_{int} + P_{I/O}$$ $P_{int} = I_{DD} \times V_{DD}$ , Watts - chip internal power $P_{I/O}$ = Power dissipation on input and output pins - user determined For most applications, $P_{I/O} \ll P_{int}$ and can be neglected. An approximate relationship between $P_D$ and $T_I$ (if $P_{I/O}$ is neglected) is: $$P_D = K \div (T_J + 273 \, ^{\circ}C)$$ Solving the equations above for K gives: $$K = P_D \times (T_A + 273 \text{ }^{\circ}\text{C}) + \theta_{IA} \times (P_D)^2$$ where K is a constant pertaining to the particular part. K can be determined by measuring $P_D$ (at equilibrium) for a known $T_A$ . Using this value of K, the values of $P_D$ and $T_J$ can be obtained by solving the above equations iteratively for any value of $T_A$ . # 6 Peripheral operating requirements and behaviors ### 6.1 External oscillator (XOSC) and ICS characteristics Table 9. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient) | Num | С | C | Characteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-------------------------|---------------------------------------------------------------|-----------------|-----|-----------------------|-----|------| | 1 | С | Oscillator | Low range (RANGE = 0) | f <sub>lo</sub> | 32 | _ | 40 | kHz | | | С | crystal or<br>resonator | High range (RANGE = 1)<br>FEE or FBE mode <sup>2</sup> | f <sub>hi</sub> | 4 | _ | 20 | MHz | | | С | | High range (RANGE = 1),<br>high gain (HGO = 1),<br>FBELP mode | f <sub>hi</sub> | 4 | _ | 20 | MHz | | | С | | High range (RANGE = 1),<br>low power (HGO = 0),<br>FBELP mode | f <sub>hi</sub> | 4 | _ | 20 | MHz | | 2 | D | Load capacitors | | C1, C2 | | See Note <sup>3</sup> | | | Table 9. XOSC and ICS specifications (temperature range = -40 to 105 °C ambient) (continued) | Num | С | C | haracteristic | Symbol | Min | Typical <sup>1</sup> | Max | Unit | |-----|---|-------------------------------------------------------------|----------------------------------------------------------------|----------------------|---------|----------------------|------|-------------------| | 3 | D | Feedback<br>resistor | Low Frequency, Low-Power Mode <sup>4</sup> | R <sub>F</sub> | _ | _ | _ | ΜΩ | | | | | Low Frequency, High-Gain<br>Mode | | _ | 10 | _ | ΜΩ | | | | | High Frequency, Low-<br>Power Mode | | _ | 1 | _ | ΜΩ | | | | | High Frequency, High-Gain<br>Mode | | _ | 1 | _ | ΜΩ | | 4 | D | Series resistor - | Low-Power Mode <sup>4</sup> | $R_S$ | _ | _ | _ | kΩ | | | | Low Frequency | High-Gain Mode | | _ | 200 | _ | kΩ | | 5 | D | Series resistor -<br>High Frequency | | | _ | _ | _ | kΩ | | | D | Series resistor - | 4 MHz | | _ | 0 | _ | kΩ | | | D | High<br>Frequency, | 8 MHz | | _ | 0 | _ | kΩ | | | D | High-Gain Mode | 16 MHz | | _ | 0 | _ | kΩ | | 6 | С | Crystal start-up | Low range, low power | t <sub>CSTL</sub> | _ | 1000 | _ | ms | | | С | time Low range<br>= 32.768 KHz | Low range, high power | | _ | 800 | _ | ms | | | С | crystal; High<br>range = 20 MHz<br>crystal <sup>5</sup> , 6 | High range, low power | t <sub>CSTH</sub> | _ | 3 | _ | ms | | | С | | High range, high power | | _ | 1.5 | _ | ms | | 7 | Т | Internal re | eference start-up time | t <sub>IRST</sub> | _ | 20 | 50 | μs | | 8 | D | Square wave | FEE or FBE mode <sup>2</sup> | f <sub>extal</sub> | 0.03125 | _ | 5 | MHz | | | D | input clock<br>frequency | FBELP mode | | 0 | _ | 20 | MHz | | 9 | Р | Average inter | nal reference frequency -<br>trimmed | f <sub>int_t</sub> | _ | 32.768 | _ | kHz | | 10 | Р | DCO output fi | requency range - trimmed | f <sub>dco_t</sub> | 16 | _ | 20 | MHz | | 11 | Р | Total deviation of DCO output | Over full voltage and temperature range | $\Delta f_{dco_t}$ | _ | _ | ±2.0 | %f <sub>dco</sub> | | | С | from trimmed<br>frequency <sup>5</sup> | Over fixed voltage and temperature range of 0 to 70 °C | | | | ±1.0 | | | 12 | С | FLL a | cquisition time <sup>5</sup> , <sup>7</sup> | t <sub>Acquire</sub> | _ | _ | 2 | ms | | 13 | С | | tter of DCO output clock<br>d over 2 ms interval) <sup>8</sup> | $C_{Jitter}$ | _ | 0.02 | 0.2 | %f <sub>dco</sub> | - 1. Data in Typical column was characterized at 5.0 V, 25 °C or is typical recommended value. - 2. When ICS is configured for FEE or FBE mode, input clock source must be divisible using RDIV to within the range of 31.25 kHz to 39.0625 kHz. - 3. See crystal or resonator manufacturer's recommendation. - Load capacitors (C<sub>1</sub>,C<sub>2</sub>), feedback resistor (R<sub>F</sub>) and series resistor (R<sub>S</sub>) are incorporated internally when RANGE = HGO = 0. - 5. This parameter is characterized and not tested on each device. - 6. Proper PC board layout procedures must be followed to achieve specifications. #### Peripheral operating requirements and behaviors - 7. This specification applies to any time the FLL reference source or reference divider is changed, trim value changed, DMX32 bit is changed, DRS bit is changed, or changing from FLL disabled (FBELP, FBILP) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running. - 8. Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>Bus</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the FLL circuitry via V<sub>DD</sub> and V<sub>SS</sub> and variation in crystal oscillator frequency increase the C<sub>Jitter</sub> percentage for a given interval. Figure 11. Typical crystal or resonator circuit ## 6.2 NVM specifications This section provides details about program/erase times and program/erase endurance for the flash and EEPROM memories. | С | Characteristic | Symbol | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> | |---|---------------------------------------------------|-------------------------|------------------|----------------------|------------------|-------------------| | D | Supply voltage for program/erase -40 °C to 105 °C | V <sub>prog/erase</sub> | 2.7 | _ | 5.5 | V | | D | Supply voltage for read operation | V <sub>Read</sub> | 2.7 | _ | 5.5 | V | | D | NVM Bus frequency | f <sub>NVMBUS</sub> | 1 | _ | 25 | MHz | | D | NVM Operating frequency | f <sub>NVMOP</sub> | 0.8 | _ | 1.05 | MHz | | D | Erase Verify All Blocks | t <sub>VFYALL</sub> | _ | _ | 17030 | t <sub>cyc</sub> | | D | Erase Verify Flash Block | t <sub>RD1BLK</sub> | _ | _ | 16977 | t <sub>cyc</sub> | | D | Erase Verify EEPROM Block | t <sub>RD1BLK</sub> | _ | _ | 843 | t <sub>cyc</sub> | | D | Erase Verify Flash Section | t <sub>RD1SEC</sub> | _ | _ | 517 | t <sub>cyc</sub> | | D | Erase Verify EEPROM Section | t <sub>DRD1SEC</sub> | 0.10 | 0.10 | 0.11 | ms | | D | Read Once | t <sub>RDONCE</sub> | _ | _ | 455 | t <sub>cyc</sub> | | D | Program Flash (2 word) | t <sub>PGM2</sub> | 0.12 | 0.12 | 0.14 | ms | | D | Program Flash (4 word) | t <sub>PGM4</sub> | 0.20 | 0.21 | 0.24 | ms | | D | Program Once | t <sub>PGMONCE</sub> | 0.20 | 0.21 | 0.24 | ms | | D | Program EEPROM (1 Byte) | t <sub>DPGM1</sub> | 0.02 | 0.02 | 0.02 | ms | Table 10. Flash characteristics Table 10. Flash characteristics (continued) | С | Characteristic | Symbol | Min <sup>1</sup> | Typical <sup>2</sup> | Max <sup>3</sup> | Unit <sup>4</sup> | |---|-----------------------------------------------------------------------------------------------------------------------|---------------------|------------------|----------------------|------------------|-------------------| | D | Program EEPROM (2 Byte) | t <sub>DPGM2</sub> | 0.17 | 0.18 | 0.20 | ms | | D | Erase All Blocks | t <sub>ERSALL</sub> | 96.01 | 100.78 | 125.80 | ms | | D | Erase Flash Block | t <sub>ERSBLK</sub> | 95.98 | 100.75 | 125.76 | ms | | D | Erase Flash Sector | t <sub>ERSPG</sub> | 19.10 | 20.05 | 25.05 | ms | | D | Erase EEPROM Sector | t <sub>DERSPG</sub> | 4.81 | 5.05 | 6.30 | ms | | D | Unsecure Flash | t <sub>UNSECU</sub> | 96.01 | 100.78 | 125.80 | ms | | D | Verify Backdoor Access Key | t <sub>VFYKEY</sub> | _ | _ | 469 | t <sub>cyc</sub> | | D | Set User Margin Level | t <sub>MLOADU</sub> | _ | _ | 442 | t <sub>cyc</sub> | | С | FLASH Program/erase endurance $T_L$ to $T_H = -40$ °C to 105 °C | n <sub>FLPE</sub> | 10 k | 100 k | _ | Cycles | | С | EEPROM Program/erase endurance TL to TH = -40 °C to 105 °C | n <sub>FLPE</sub> | 50 k | 500 k | _ | Cycles | | С | Data retention at an average junction temperature of T <sub>Javg</sub> = 85°C after up to 10,000 program/erase cycles | t <sub>D_ret</sub> | 15 | 100 | _ | years | - 1. Minimun times are based on maximum $f_{\mbox{\scriptsize NVMOP}}$ and maximum $f_{\mbox{\scriptsize NVMBUS}}$ - 2. Typical times are based on typical $f_{NVMOP}$ and maximum $f_{NVMBUS}$ - 3. Maximum times are based on minimum $f_{\mbox{\scriptsize NVMOP}}$ and maximum $f_{\mbox{\scriptsize NVMBUS}}$ - 4. $t_{cyc} = 1 / f_{NVMBUS}$ Program and erase operations do not require any special power sources other than the normal $V_{DD}$ supply. For more detailed information about program/erase operations, see the Memory section. ## 6.3 Analog #### 6.3.1 ADC characteristics Table 11. 5 V 12-bit ADC operating conditions | Characteri<br>stic | Conditions | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |--------------------|----------------------------------------------------------------------------|-------------------|-------------------|------------------|-------------------|------|---------| | Supply | Absolute | $V_{DDA}$ | 2.7 | _ | 5.5 | V | _ | | voltage | Delta to V <sub>DD</sub> (V <sub>DD</sub> -V <sub>DDAD</sub> ) | $\Delta V_{DDA}$ | -100 | 0 | +100 | mV | | | Ground voltage | Delta to V <sub>SS</sub> (V <sub>SS</sub> -V <sub>SSA</sub> ) <sup>2</sup> | ΔV <sub>SSA</sub> | -100 | 0 | +100 | mV | | | Input<br>voltage | | V <sub>ADIN</sub> | V <sub>REFL</sub> | _ | V <sub>REFH</sub> | V | | | Input capacitance | | C <sub>ADIN</sub> | _ | 4.5 | 5.5 | pF | | Table continues on the next page... MC9S08PA4 Series Data Sheet, Rev. 2, 12/20/2012. Table 11. 5 V 12-bit ADC operating conditions (continued) | Characteri<br>stic | Conditions | Symb | Min | Typ <sup>1</sup> | Max | Unit | Comment | |----------------------------------|--------------------------------------------|-------------------|-----|------------------|-----|------|-----------------| | Input resistance | | R <sub>ADIN</sub> | _ | 3 | 5 | kΩ | _ | | Analog<br>source | 12-bit mode<br>• f <sub>ADCK</sub> > 4 MHz | R <sub>AS</sub> | _ | _ | 2 | kΩ | External to MCU | | resistance | • f <sub>ADCK</sub> < 4 MHz | | _ | _ | 5 | | | | | 10-bit mode<br>• f <sub>ADCK</sub> > 4 MHz | | _ | _ | 5 | | | | | • f <sub>ADCK</sub> < 4 MHz | | _ | _ | 10 | | | | | 8-bit mode | | _ | _ | 10 | | | | | (all valid f <sub>ADCK</sub> ) | | | | | | | | ADC | High speed (ADLPC=0) | f <sub>ADCK</sub> | 0.4 | _ | 8.0 | MHz | _ | | conversion<br>clock<br>frequency | Low power (ADLPC=1) | | 0.4 | _ | 4.0 | | | - 1. Typical values assume $V_{DDA} = 5.0 \text{ V}$ , Temp = 25°C, $f_{ADCK} = 1.0 \text{ MHz}$ unless otherwise stated. Typical values are for reference only and are not tested in production. - 2. DC potential difference. Figure 12. ADC input impedance equivalency diagram Table 12. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) | Characteristic | Conditions | С | Symb | Min | Typ <sup>1</sup> | Max | Unit | |-----------------------------------|-----------------------------|---|--------------------|------|------------------|-------|------------------| | Supply current | | Т | I <sub>DDA</sub> | _ | 133 | _ | μΑ | | ADLPC = 1 | | | | | | | | | ADLSMP = 1 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | | Т | I <sub>DDA</sub> | _ | 218 | _ | μΑ | | ADLPC = 1 | | | | | | | | | ADLSMP = 0 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | | Т | I <sub>DDA</sub> | _ | 327 | _ | μA | | ADLPC = 0 | | | | | | | | | ADLSMP = 1 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | | Т | I <sub>DDAD</sub> | _ | 582 | 990 | μA | | ADLPC = 0 | | | | | | | | | ADLSMP = 0 | | | | | | | | | ADCO = 1 | | | | | | | | | Supply current | Stop, reset, module off | Т | I <sub>DDA</sub> | _ | 0.011 | 1 | μΑ | | ADC asynchronous clock source | High speed (ADLPC = 0) | Р | f <sub>ADACK</sub> | 2 | 3.3 | 5 | MHz | | | Low power (ADLPC = 1) | | | 1.25 | 2 | 3.3 | | | Conversion time (including sample | Short sample (ADLSMP = 0) | Т | t <sub>ADC</sub> | _ | 20 | _ | ADCK cycles | | time) | Long sample<br>(ADLSMP = 1) | | | _ | 40 | _ | - | | Sample time | Short sample (ADLSMP = 0) | Т | t <sub>ADS</sub> | _ | 3.5 | _ | ADCK cycles | | | Long sample<br>(ADLSMP = 1) | | | _ | 23.5 | _ | | | Total unadjusted | 12-bit mode | Т | E <sub>TUE</sub> | _ | ±5.0 | _ | LSB <sup>3</sup> | | Error <sup>2</sup> | 10-bit mode | Р | | _ | ±1.5 | ±2.0 | 1 | | | 8-bit mode | Р | | _ | ±0.7 | ±1.0 | 1 | | Differential Non-<br>Liniarity | 12-bit mode | Т | DNL | _ | ±1.0 | _ | LSB <sup>3</sup> | | | 10-bit mode <sup>4</sup> | Р | | _ | ±0.25 | ±0.5 | 1 | | | 8-bit mode <sup>4</sup> | Р | | _ | ±0.15 | ±0.25 | | | Integral Non-Linearity | 12-bit mode | Т | INL | _ | ±1.0 | _ | LSB <sup>3</sup> | | | 10-bit mode | Т | | _ | ±0.3 | ±0.5 | | | | 8-bit mode | Т | | _ | ±0.15 | ±0.25 | | Table 12. 12-bit ADC Characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued) | Characteristic | Conditions | С | Symb | Min | Typ <sup>1</sup> | Max | Unit | |----------------------------------|---------------|---|---------------------|-----|-----------------------------------|------|------------------| | Zero-scale error <sup>5</sup> | 12-bit mode | С | E <sub>zs</sub> | _ | ±2.0 | _ | LSB <sup>3</sup> | | | 10-bit mode | Р | | _ | ±0.25 | ±1.0 | | | | 8-bit mode | Р | | _ | ±0.65 | ±1.0 | | | Full-scale error <sup>6</sup> | 12-bit mode | Т | E <sub>FS</sub> | _ | ±2.5 | _ | LSB <sup>3</sup> | | | 10-bit mode | Т | | _ | ±0.5 | ±1.0 | | | | 8-bit mode | Т | | _ | ±0.5 | ±1.0 | | | Quantization error | ≤12 bit modes | D | EQ | _ | _ | ±0.5 | LSB <sup>3</sup> | | Input leakage error <sup>7</sup> | all modes | D | E <sub>IL</sub> | | I <sub>In</sub> * R <sub>AS</sub> | | mV | | Temp sensor slope | -40°C– 25°C | D | m | _ | 3.266 | _ | mV/°C | | | 25°C- 125°C | | | _ | 3.638 | _ | | | Temp sensor voltage | 25°C | D | V <sub>TEMP25</sub> | _ | 1.396 | _ | V | - 1. Typical values assume V<sub>DDA</sub> = 5.0 V, Temp = 25°C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production. - 2. Includes quantization. - 3. $1 LSB = (V_{REFH} V_{REFL})/2^N$ - 4. Monotonicity and no-missing-codes guaranteed in 10-bit and 8-bit modes - 5. $V_{ADIN} = V_{SSA}$ - 6. $V_{ADIN} = V_{DDA}$ - 7. I<sub>In</sub> = leakage current (refer to DC characteristics) ### 6.3.2 Analog comparator (ACMP) electricals Table 13. Comparator electrical specifications | С | Characteristic | Symbol | Min | Typical | Max | Unit | |---|---------------------------------------|---------------------|-----------------------|---------|-----------|------| | D | Supply voltage | $V_{DDA}$ | 2.7 | _ | 5.5 | V | | Т | Supply current (Operation mode) | I <sub>DDA</sub> | _ | 10 | 20 | μΑ | | D | Analog input voltage | V <sub>AIN</sub> | V <sub>SS</sub> - 0.3 | _ | $V_{DDA}$ | V | | Р | Analog input offset voltage | V <sub>AIO</sub> | _ | _ | 40 | mV | | С | Analog comparator hysteresis (HYST=0) | V <sub>H</sub> | _ | 15 | 20 | mV | | С | Analog comparator hysteresis (HYST=1) | V <sub>H</sub> | _ | 20 | 30 | mV | | Т | Supply current (Off mode) | I <sub>DDAOFF</sub> | _ | 60 | _ | nA | | С | Propagation Delay | t <sub>D</sub> | _ | 0.4 | 1 | μs | ### 7 Dimensions ## 7.1 Obtaining package dimensions Package dimensions are provided in package drawings. To find a package drawing, go to www.freescale.com and perform a keyword search for the drawing's document number: | If you want the drawing for this package | Then use this document number | |------------------------------------------|-------------------------------| | 16-pin TSSOP | 98ASH70247A | | 20-pin SOIC | 98ASB42343B | #### 8 Pinout ## 8.1 Signal multiplexing and pin assignments The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin. Table 14. Pin availability by package pin-count Lowest Priority <-- --> Highest | Pin N | umber | Lowest Priority <> Highest | | | | | | |---------|----------|----------------------------|-------|---------|-------|-----------------|--| | 20-SOIC | 16-TSSOP | Port Pin | Alt 1 | Alt 2 | Alt 3 | Alt 4 | | | 1 | 1 | PTA5 | IRQ | FTM1CH0 | _ | RESET | | | 2 | 2 | PTA4 | _ | ACMPO | BKGD | MS | | | 3 | 3 | _ | _ | _ | _ | V <sub>DD</sub> | | | 4 | 4 | _ | _ | _ | _ | V <sub>SS</sub> | | | 5 | 5 | PTB7 | _ | _ | _ | EXTAL | | | 6 | 6 | PTB6 | _ | _ | _ | XTAL | | | 7 | 7 | PTB5 <sup>1</sup> | _ | FTM1CH1 | _ | _ | | | 8 | 8 | PTB4 <sup>1</sup> | _ | FTM1CH0 | _ | _ | | | 9 | _ | PTC3 | _ | _ | _ | _ | | | 10 | _ | PTC2 | _ | _ | _ | _ | | | 11 | _ | PTC1 | _ | _ | _ | _ | | | 12 | _ | PTC0 | _ | _ | _ | _ | | | Table 14. | Pin availability b | y package pin-count | (continued) | |-----------|--------------------|---------------------|-------------| |-----------|--------------------|---------------------|-------------| | Pin Number | | Lowest Priority <> Highest | | | | | | | |------------|----------|----------------------------|--------|---------|-------|-------|--|--| | 20-SOIC | 16-TSSOP | Port Pin | Alt 1 | Alt 2 | Alt 3 | Alt 4 | | | | 13 | 9 | PTB3 | KBI0P7 | _ | TCLK1 | ADP7 | | | | 14 | 10 | PTB2 | KBI0P6 | _ | _ | ADP6 | | | | 15 | 11 | PTB1 | KBI0P5 | TxD0 | _ | ADP5 | | | | 16 | 12 | PTB0 <sup>2</sup> | KBI0P4 | RxD0 | TCLK0 | ADP4 | | | | 17 | 13 | PTA3 | KBI0P3 | FTM0CH1 | TxD0 | ADP3 | | | | 18 | 14 | PTA2 | KBI0P2 | FTM0CH0 | RxD0 | ADP2 | | | | 19 | 15 | PTA1 | KBI0P1 | FTM0CH1 | ACMP1 | ADP1 | | | | 20 | 16 | PTA0 | KBI0P0 | FTM0CH0 | ACMP0 | ADP0 | | | - 1. This is a high current drive pin when operated as output. - 2. This is a true open-drain pin when operated as output. #### Note When an alternative function is first enabled, it is possible to get a spurious edge to the module. User software must clear any associated flags before interrupts are enabled. The table above illustrates the priority if multiple modules are enabled. The highest priority module will have control over the pin. Selecting a higher priority pin function with a lower priority function already enabled can cause spurious edges to the lower priority module. Disable all modules that share a pin before enabling another module. ## 8.2 Device pin assignment Pins in **bold** are not available on less pin-count packages. - 1. High source/sink current pins - 2. True open drain pins Figure 13. MC9S08PA4 20-pin SOIC package MC9S08PA4 Series Data Sheet, Rev. 2, 12/20/2012. Pins in **bold** are not available on less pin-count packages. - High source/sink current pins True open drain pins Figure 14. MC9S08PA4 16-pin TSSOP package #### **Revision history** 9 The following table provides a revision history for this document. Table 15. Revision history | Rev. No. | Date | Substantial Changes | |----------|---------|------------------------| | 1 | 12/2012 | Initial public release | #### How to Reach Us: #### **Home Page:** www.freescale.com #### Web Support: http://www.freescale.com/support #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support #### Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp. Freescale<sup>TM</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © 2011-2012 Freescale Semiconductor, Inc. Document Number: MC9S08PA4 Rev. 2, 12/20/2012