# THIS SPEC IS OBSOLETE Spec No: 002-08550 Spec Title: MB3793-27A Power Voltage Monitoring IC with Watchdog Timer Replaced by: None # Power Voltage Monitoring IC with Watchdog Timer # **Description** The MB3793 is an integrated circuit to monitor power voltage; it incorporates a watchdog timer. A reset signal is output when the power is cut or falls abruptly. When the power recovers normally after resetting, a power-on reset signal is output to microprocessor units (MPUs). An internal watchdog timer with two inputs for system operation diagnosis can provide a fall-safe function for various application systems. #### **Features** - Precise detection of power voltage fall: ±2.5% - Detection voltage with hysteresis - Low power dispersion: I<sub>CC</sub> = 31 μA (reference) - Internal dual-input watchdog timer - Watchdog-timer halt function (by inhibition pin) - Independently-set watchdog and reset times - Three types of packages (SOP-8pin : 2 types) # **Application** ■ Arcade Amusement etc. Cypress Semiconductor Corporation Document Number: 002-08550 Rev. \*D 198 Champion Court San Jose, CA 95134-1709 408-943-2600 Revised December 10, 2018 ### Contents | Description | 1 | |--------------------------------------------------------------|------------| | Features | 1 | | Application | 1 | | Contents | 2 | | 1. Pin Assignment | 3 | | 2. Pin Description | 3 | | 3. Block Diagram | | | 4. Block Description | 5 | | 5. Absolute Maximum Ratings | 5 | | 6. Recommended Operating Conditions | | | 7. Electrical Characteristics | 7 | | 7.1 DC Characteristics | 7 | | 7.2 AC Characteristics | 7 | | 8. Diagram | 8 | | 8.1 Basic operation (Positive clock pulse) | 8 | | 8.2 Basic operation (Negative clock pulse) | 9 | | 8.3 Single-clock input monitoring (Positive clock programme) | ulse) . 10 | | 8.4 Inhibition operation (Positive clock pulse) | | | 8.5 Clock pulse input supplementation | | | (Positive clock pulse) | 12 | | 9. Operation Sequence | 13 | |-------------------------------------------------------|------| | 9.1 Positive clock pulse input | 13 | | 9.2 Negative clock pulse input | 13 | | 9.3 Clock monitoring | 13 | | 9.4 Description of Operations | 13 | | 10. Typical Characteristics | 15 | | 11. Application Example | 18 | | 11.1 Supply voltage monitor and watchdog timer (1-clo | ck | | monitor) | 18 | | 11.2 Supply voltage monitor and watchdog timer stop . | 19 | | 12. Typical Application | 20 | | 13. Notes On Use | 21 | | 14. Ordering Information | 21 | | 15. RoHS Compliance Information | 21 | | 16. Package Dimensions | 22 | | 17. Major Changes | | | Document History | 24 | | Sales, Solutions, and Legal Information | . 25 | # 1. Pin Assignment # 2. Pin Description | Pin no. | Symbol | Descriptions | Pin no. | Symbol | Descriptions | |---------|--------|-----------------------------------------|---------|-----------------|--------------------| | 1 | RESET | Outputs reset pin | 5 | V <sub>CC</sub> | Power supply pin | | 2 | CTW | Watchdog timer monitor time setting pin | 6 | INH | Inhibit pin | | 3 | CTP | Power-on reset hold time setting pin | 7 | CK2 | Inputs clock 2 pin | | 4 | GND | Ground pin | 8 | CK1 | Inputs clock 1 pin | Document Number: 002-08550 Rev. \*D # 3. Block Diagram #### 4. Block Description #### 1. Comp. S Comp. S is a comparator with hysteresis to compare the reference voltage with a voltage $(V_S)$ that is the result of dividing the power voltage $(V_{CC})$ by resistors 1 and 2. When $V_S$ falls below 1.24 V, a reset signal is output. This function enables the MB3793 to detect an abnormality within 1 μs when the power is cut or falls abruptly. #### 2. Output circuit The output circuit contains a RESET output control comparator that compares the voltage at the CTP pin to the threshold voltage to release the RESET output if the CTP pin voltage exceeds the threshold value. Since the reset (RESET) output buffer has CMOS organization, no pull-up resistor is needed. #### 3. Pulse generator The pulse generator generates pulses when the voltage at the CK1 and CK2 clock pins changes to High from Low level (positive-edge trigger) and exceeds the threshold voltage; it sends the clock signal to the watchdog timer. #### 4. Watchdog timer The watchdog timer can monitor two clock pulses. Short-circuit the CK1 and CK2 clock pins to monitor a single clock pulse. #### 5. Inhibition pin The inhibition (INH) pin forces the watchdog timer on/off. When this pin is High level, the watchdog timer is stopped. #### 6. Logic circuit The logic circuit contains flip-flops. Flip-flop RSFF1 controls the charging and discharging of the power-on reset hold time setting capacitor (C<sub>TP</sub>). Flip-flop RSFF2 turns on/off the circuit that accelerates charging of the power-on reset hold time setting capacitor (C<sub>TP</sub>) at a reset. The RSFF2 operates only at a reset; it does not operate at a power-on reset when the power is turned on. # 5. Absolute Maximum Ratings | Parameter | | Symbol Conditions — | | Rat | Unit | | |-----------------------|-------|------------------------------------|------------|-------------|------|----| | | | | | Min Max | | | | Power supply voltage* | | $V_{CC}$ | _ | -0.3 | +7 | V | | | CK1 | V <sub>CK1</sub> | _ | | | | | Input voltage* | CK2 | V <sub>CK2</sub> | _ | -0.3 | +7 | V | | | INH | I <sub>INH</sub> | _ | | | | | Reset output current | RESET | I <sub>OL</sub><br>I <sub>OH</sub> | _ | -10 | +10 | mA | | Power dissipation | | $P_{D}$ | Ta ≤ +85°C | _ | 200 | mW | | Storage temperature | | Tstg | _ | <b>–</b> 55 | +125 | °C | <sup>\*:</sup> The voltage is based on the ground voltage (0 V). #### **WARNING:** 1. Semiconductor devices may be permanently damaged by application of stress (including, without limitation, voltage, current or temperature) in excess of absolute maximum ratings. Do not exceed any of these ratings. Document Number: 002-08550 Rev. \*D Page 5 of 25 # 6. Recommended Operating Conditions | Parameter | Symbol Conditions | | | Unit | | | |--------------------------------------------------|------------------------------------|------------|------------|------|-----|-------| | Faiametei | Syllibol | Conditions | Min | Тур | Max | Oille | | Power supply voltage | V <sub>CC</sub> | _ | 1.2 | _ | 6.0 | V | | Reset (RESET) output current | I <sub>OL</sub><br>I <sub>OH</sub> | _ | <b>-</b> 5 | _ | +5 | mA | | Power-on reset hold time setting capacity | C <sub>TP</sub> | _ | 0.001 | _ | 10 | μF | | Watchdog-timer monitoring time setting capacity* | C <sub>TW</sub> | _ | 0.001 | _ | 1 | μF | | Operating ambient temperature | Та | _ | -40 | _ | +85 | °C | <sup>\*:</sup> The watchdog timer monitor time range depends on the rating of the setting capacitor. #### **WARNING:** - 1. The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated under these conditions. - 2. Any use of semiconductor devices will be under their recommended operating condition. - 3. Operation under any conditions other than these conditions may adversely affect reliability of device and could result in device failure. - 4. No warranty is made with respect to any use, operating conditions or combinations not represented on this data sheet. If you are considering application under any conditions other than listed herein, please contact sales representatives beforehand. Document Number: 002-08550 Rev. \*D Page 6 of 25 ### 7. Electrical Characteristics #### 7.1 DC Characteristics $(V_{CC} = +3.3 \text{ V}, \text{Ta} = +25^{\circ}\text{C})$ | Parameter | Symbol | Conditions | | | Unit | | | |-----------------------------------------|-------------------|-----------------------------------|-----------------------|---------|------|---------|-------| | Parameter | Syllibol | Symbol | | | Тур | Max | Ollit | | Power supply current | I <sub>CC</sub> | After exit from | reset | _ | 31 | 55 | μΑ | | | V | V <sub>CC</sub> falling | Ta = +25 °C | 2.63 | 2.70 | 2.77 | V | | Detection voltage | V <sub>SL</sub> | VCC laming | Ta = -40 °C to +85 °C | (2.59)* | 2.70 | (2.81)* | V | | Detection voltage | V <sub>SH</sub> | V <sub>CC</sub> rising | Ta = +25 °C | 2.69 | 2.76 | 2.87 | V | | | V SH | V CC Hairig | Ta = -40 °C to +85 °C | (2.65)* | 2.76 | (2.87)* | v | | Detection voltage hysteresis difference | V <sub>SHYS</sub> | V <sub>SH</sub> - V <sub>SL</sub> | | 35 | 65 | 95 | mV | | | V <sub>CIH</sub> | CK rising | | (0.7)* | 1.3 | 1.9 | V | | Clock-input threshold voltage | V <sub>CIL</sub> | CK falling | | 0.5 | 1.0 | (1.5)* | V | | Clock-input hysteresis | V <sub>CHTS</sub> | | | (0.1)* | 0.3 | (0.6)* | V | | Inhibition input voltage | VIIH | | _ | 2.2 | _ | _ | V | | Inhibition-input voltage | V <sub>IIL</sub> | | _ | _ | 0 | 0.8 | v | | Input current | I <sub>IH</sub> | V <sub>CK</sub> = 5 V | V <sub>CK</sub> = 5 V | | 0 | 1.0 | μΑ | | (CK1, CK2, INH) | I <sub>IL</sub> | $V_{CK} = 0 V$ | | -1.0 | 0 | _ | μΑ | | Daniel and and and | V <sub>OH</sub> | I <sub>RESET</sub> = -5 mA | | 2.8 | 3.10 | _ | V | | Reset output voltage | V <sub>OL</sub> | I <sub>RESET</sub> = +5 m | A | _ | 0.12 | 0.4 | V | | Reset-output minimum power voltage | V <sub>CCL</sub> | I <sub>RESET</sub> = +50 | uA | - | 0.8 | 1.2 | V | | | 1 | | | | _ | | • | <sup>\*:</sup> The values enclosed in parentheses ( ) are setting assurance values. ### 7.2 AC Characteristics $(V_{CC} = +3.3 \text{ V}, \text{Ta} = +25^{\circ}\text{C})$ | Parameter | | Symbol Conditions | | Value | | | Unit | |--------------------------------------|---------|-------------------|--------------------------------------------------------|-------|-----|--------------------|-------| | | | Symbol | Conditions | Min | Тур | Max | Oille | | Power-on reset hold time | | t <sub>PR</sub> | C <sub>TP</sub> = 0.1 μF | 30 | 75 | 120 | ms | | V <sub>CC</sub> input pulse width | | t <sub>Pl</sub> | C <sub>TP</sub> = 0.1 μF | (8)*2 | - | _ | μs | | V <sub>CC</sub> delay time | | t <sub>PD</sub> | C <sub>TP</sub> = 0.1 μF | - | 2 | (10)* <sup>2</sup> | μs | | Watchdog timer monitor time | | t <sub>WD</sub> | C <sub>TW</sub> = 0.01 μF,<br>C <sub>TP</sub> = 0.1 μF | 8 | 16 | 24 | ms | | Watchdog timer reset time | | t <sub>WR</sub> | C <sub>TP</sub> = 0.1 μF | 2 | 5.5 | 9 | ms | | Clock input pulse width | | t <sub>CKW</sub> | _ | 500 | _ | _ | ns | | Clock input pulse cycle | | t <sub>CKT</sub> | _ | 20 | _ | _ | μs | | Rising | | t <sub>r</sub> *1 | C <sub>L</sub> = 50 pF | _ | _ | 500 | ns | | Reset (RESET) output transition time | Falling | t <sub>f</sub> *1 | C <sub>L</sub> = 50 pF | _ | _ | 500 | ns | <sup>\*1:</sup>The voltage range is 10% to 90% at testing the reset output transition time. \*2:The values enclosed in parentheses ( ) are setting assurance values. Document Number: 002-08550 Rev. \*D Page 7 of 25 # 8. Diagram # 8.1 Basic operation (Positive clock pulse) # 8.2 Basic operation (Negative clock pulse) ### 8.3 Single-clock input monitoring (Positive clock pulse) Note: The MB3793 can monitor only one clock. The MB3793 checks the clock signal at every other input pulse. Therefore, set watchdog timer monitor time $t_{WD}$ to the time that allows the MB3793 to monitor the period twice as long as the input clock pulse. # 8.4 Inhibition operation (Positive clock pulse) ### 8.5 Clock pulse input supplementation (Positive clock pulse) Note: The MB3793 watchdog timer monitors Clock1 (CK1) and Clock2 (CK2) pulses alternately. When a CK2 pulse is detected after detecting a CK1 pulse, the monitoring time setting capacity (C<sub>TW</sub>) switches to charging from discharging. When two consecutive pulses occur on one side of this alternation before switching, the second pulse is ignored. In the above figure, pulse \*1 and \*2 are ignored. ### 9. Operation Sequence #### 9.1 Positive clock pulse input See "1. Basic operation (positive clock pulse)" under "Diagram." #### 9.2 Negative clock pulse input See "2. Basic operation (negative clock pulse)" under "Diagram." The MB3793 operates in the same way whether it inputs positive or negative pulses. #### 9.3 Clock monitoring To use the MB3793 while monitoring only one clock, connect clock pins CK1 and CK2. Although the MB3793 operates basically in the same way as when monitoring two clocks, it monitors the clock signal at every other input pulse. See "3. Single-clock input monitoring (positive clock pulse)" under "Diagram." #### 9.4 Description of Operations The numbers given to the following items correspond to numbers (1) to (13) used in "Diagram." - (1) The MB3793 outputs a reset signal when the supply voltage ( $V_{CC}$ ) reaches about 0.8 V ( $V_{CCL}$ ) - (2) If V<sub>CC</sub> reaches or exceeds the rise-time detected voltage V<sub>SH</sub>, the MB3793 starts charging the power-on reset hold time setting capacitor C<sub>TP</sub>. At this time, the output remains in a reset state. The V<sub>SH</sub> value is about 2.76 V. - (3) When $C_{TP}$ has been charged for a certain period of time $T_{PR}$ (until the CTP pin voltage exceeds the threshold voltage (V<sub>th</sub>) after the start of charging), the MB3793 cancels the reset (setting the RESET pin to "H" level from "L" level). The V<sub>th</sub> value is about 2.4 V with V<sub>CC</sub> = 3.3 V The power-on reset hold time t<sub>PR</sub> is set with the following equation: $t_{PR}$ (ms) $\approx A \times C_{TP}$ ( $\mu F$ ) The value of A is about 750 with $V_{CC}$ = 3.3 V and about 700 with $V_{CC}$ = 3.0 V. The MB3793 also starts charging the watchdog time setting capacitor ( $C_{TW}$ ). - (4) When the voltage at the watchdog timer monitor time setting pin CTW reaches the "H" level threshold voltage V<sub>H</sub>, the C<sub>TW</sub> switches from the charge state to the discharge state. - The value of V<sub>H</sub> is always about 1.24 V regardless of the detected voltage. - (5) If the CK2 pin inputs a clock pulse (positive edge trigger) when the C<sub>TW</sub> is being discharged in the CK1-CK2 order or simultaneously, the C<sub>TW</sub> switches from the discharge state to the charge state. - The MB3793 repeats operations (4) and (5) as long as the CK1/CK2 pin inputs clock pulses with the system logic circuit operating normally. - (6) If no clock pulse is fed to the CK1 or CK2 pin within the watchdog timer monitor time t<sub>WD</sub> due to some problem with the system logic circuit, the CTW pin is set to the "L" level threshold voltage V<sub>L</sub> or less and the MB3793 outputs a reset signal (setting the RESET pin to "L" level from "H" level). The value of $V_L$ is always about 0.24 V regardless of the detected voltage. The watchdog timer monitor time t<sub>WD</sub> is set with the following equation: $t_{WD}$ (ms) $\approx B \times C_{TW}$ ( $\mu F$ ) The value of B is hardly affected by the power supply voltage; it is about 1600 with $V_{CC}$ = 3.0 V to 3.3 V. Document Number: 002-08550 Rev. \*D Page 13 of 25 - (7) When a certain period of time t<sub>WR</sub> has passed (until the CTP pin voltage reaches or exceeds Vth again after recharging the C<sub>TP</sub>), the MB3793 cancels the reset signal and starts operating the watchdog timer. - The watchdog timer monitor reset time t<sub>WR</sub> is set with the following equation: - $t_{WR}$ (ms) $\approx$ D x $C_{TP}$ ( $\mu$ F) - The value of D is 55 with $V_{CC}$ = 3.3 V and about 50 with $V_{CC}$ = 3.0 V. - The MB3793 repeats operations (4) and (5) as long as the CK1/CK2 pin inputs clock pulses. If no clock pulse is input, the MB3793 repeats operations (6) and (7). - (8) If V<sub>CC</sub> is lowered to the fall-time detected voltage (V<sub>SL</sub>) or less, the CTP pin voltage decreases and the MB3793 outputs a reset signal (setting the RESET pin to "L" level from "H" level). The value of V<sub>SL</sub> is 2.7 V - (9) When V<sub>CC</sub> reaches or exceeds V<sub>SH</sub> again, the MB3793 starts charging the C<sub>TP</sub>. - (10) When the CTP pin voltage reaches or exceeds V<sub>th</sub>, the MB3793 cancels the reset and restarts operating the watchdog timer. It repeats operations (4) and (5) as long as the CK1/CK2 pin inputs clock pulses. - (11) Making the inhibit pin active (setting the INH pin to "H" from "L") forces the watchdog timer to stop operation. This stops only the watchdog timer, leaving the MB3793 monitoring V<sub>CC</sub> (operations (8) to (10)). The watchdog timer remains inactive unless the inhibit input is canceled. - (12) Canceling the inhibit input (setting the INH pin to "L" from "H") restarts the watchdog timer. - (13) The reset signal is output when the power supply is turned off to set V<sub>CC</sub> to V<sub>SL</sub> or less. Document Number: 002-08550 Rev. \*D Page 14 of 25 # 10. Typical Characteristics Note: Without writing the value clearly, $V_{CC}$ = 3.3 (V), $C_{TP}$ = 0.1 ( $\mu$ F), $C_{TW}$ = 0.01 ( $\mu$ F). Document Number: 002-08550 Rev. \*D Page 15 of 25 Power-on reset hold time setting capacitance $C_{TP}\left(\mu F\right)$ # Watchdog timer reset time vs. CTP capacitance Power-on reset hold time setting capacitance $C_{\text{TP}}\left(\mu F\right)$ ### Watchdog timer monitoring time vs. CTW capacitance Watchdog timer monitoring time setting capacitance $C_{TW}$ ( $\mu F$ ) # 11. Application Example # 11.1 Supply voltage monitor and watchdog timer (1-clock monitor) # 11.2 Supply voltage monitor and watchdog timer stop # 12. Typical Application <sup>\*:</sup> Use a capacitor with less leakage current. # 1. Equation of time-setting capacitances ( $C_{TP}$ and $C_{TW}$ ) and set time $$t_{PR}$$ [ms] $\approx A \times C_{TP}$ [ $\mu F$ ] $$t_{WD}$$ [ms] $\approx B \times C_{TW}$ [ $\mu$ F] $$t_{WR}$$ [ms] $\approx D \times C_{TP}$ [ $\mu F$ ] Values of A, B, C, and D | Α | В | C | D | Remark | |-----|------|---|----|--------------------------| | 750 | 1600 | 0 | 55 | V <sub>CC</sub> = 3.3 V | | 700 | 1600 | 0 | 50 | $V_{CC} = 3.0 \text{ V}$ | # 2. Example (when $C_{TP}$ = 0.1 $\mu F$ and $C_{TW}$ = 0.01 $\mu F$ ) | | Symbol | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 3.0 V | |--------------|-----------------|-------------------------|-------------------------| | time<br>(ms) | t <sub>PR</sub> | ≈ 75 | ≈ 70 | | (ms) | t <sub>WD</sub> | ≈ 16 | ≈ 16 | | | t <sub>WR</sub> | ≈ 5.5 | ≈ 5 | Document Number: 002-08550 Rev. \*D #### 13. Notes On Use - · Take account of common impedance when designing the earth line on a printed wiring board. - · Take measures against static electricity. - For semiconductors, use antistatic or conductive containers. - When storing or carrying a printed circuit board after chip mounting, put it in a conductive bag or container. - The work table, tools and measuring instruments must be grounded. - The worker must put on a grounding device containing 250 k $\Omega$ to 1 M $\Omega$ resistors in series. - Do not apply a negative voltage - Applying a negative voltage of -0.3 V or less to an LSI may generate a parasitic transistor, resulting in malfunction. ### 14. Ordering Information | Part number | Package | Marking | Remarks | |---------------------|-------------------------------|---------|---------| | MB3793-27APF-DDDE1 | 8-pin Plastic SOP<br>(SOE008) | 3793-Y | - | | MB3793-27APNF-□□□E1 | 8-pin Plastic SOP<br>(SOB008) | 3793-Y | - | ### 15. RoHS Compliance Information The LSI products of Cypress with "E1" are compliant with RoHS Directive, and has observed the standard of lead, cadmium, mercury, Hexavalent chromium, polybrominated biphenyls (PBB), and polybrominated diphenyl ethers (PBDE). The product that conforms to this standard is added "E1" at the end of the part number. Document Number: 002-08550 Rev. \*D Page 21 of 25 ### 16. Package Dimensions | SYMBOL | DI | DIMENSION | | | | | | |---------|----------|-----------|------|--|--|--|--| | STWIBOL | MIN. | NOM. | MAX. | | | | | | А | _ | _ | 2.25 | | | | | | A1 | 0.05 | | 0.20 | | | | | | D | 6 | .35 BSC | | | | | | | Е | 7.80 BSC | | | | | | | | E1 | 5.30 BSC | | | | | | | | θ | 0° | | 8° | | | | | | С | 0.13 | | 0.20 | | | | | | b | 0.39 | 0.47 | 0.55 | | | | | | L | 0.45 | 0.60 | 0.75 | | | | | | L 1 | 1.25 REF | | | | | | | | L 2 | 0.25 BSC | | | | | | | | е | | 1.27 BSC | | | | | | #### NOTES - 1. ALL DIMENSIONS ARE IN MILLIMETER. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - ⚠ DIMENSIONING D INCLUDE MOLD FLASH, DIMENSIONING E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.025 mm PER SIDE. D and E1 DIMENSION ARE DETERMINED AT DATUM H. - ⚠THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONING D and E1 ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, THE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - ⚠ DATUMS A & B TO BE DETERMINED AT DATUM H. - 6. "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH. - THE DIMENSION APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm TO 0.25mm FROM THE LEAD TIP. - ⚠ DIMENSION "b" DOES NOT INCLUDE THE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10mm TOTAL IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL CONDITION. - THE DAMBAR MAY NOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. - ⚠ THIS CHAMFER FEATURE IS OPTIONAL. LF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED - 10 "A1" IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY EXCLUDING THE LID AND OR THERMAL ENHANCEMENT ON CAVITY DOWN PACKAGE CONFIGURATIONS. - 11. JEDEC SPECIFICATION NO. REF: N/A 002-15857 Rev. \*\* | OVANDOL | DIMENSIONS | | | | | |---------|------------|---------|------|--|--| | SYMBOL | MIN. | NOM. | MAX. | | | | Α | _ | _ | 1.75 | | | | A1 | 0.05 | | 0.25 | | | | A2 | 1.30 | 1.40 | 1.50 | | | | D | 5 | .05 BSC | | | | | E | 6.00 BSC. | | | | | | E1 | 3.90 BSC | | | | | | θ | 0° | _ | 8° | | | | С | 0.15 | _ | 0.25 | | | | b | 0.36 | 0.44 | 0.52 | | | | L | 0.45 | 0.60 | 0.75 | | | | L 1 | | 1.05 RE | F | | | | L 2 | 0.25 BSC | | | | | | е | 1.27 BSC. | | | | | | h | | 0.40 BS | C. | | | #### NOTES - 1. ALL DIMENSIONS ARE IN MILLIMETER - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - ⚠ DIMENSIONING D INCLUDE MOLD FLASH, DIMENSIONING E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.025 mm PER SIDE. D and E1 DIMENSION ARE DETERMINED AT DATUM H. - THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONING D and E1 ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY EXCLUSIVE OF MOLD FLASH, THE BAR BURRS, GATE BURRS AND INTERLEAD FLASH, BUT INCLUDING ANY MISMATCH BETWEEN THE TOP AND BOTTOM OF THE PLASTIC BODY. - ADATUMS A & B TO BE DETERMINED AT DATUM H. - 6. "N" IS THE MAXIMUM NUMBER OF TERMINAL POSITIONS FOR THE SPECIFIED PACKAGE LENGTH. - THE DIMENSION APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 mm TO 0.25mm FROM THE LEAD TIP. - ⚠ DIMENSION "b" DOES NOT INCLUDE THE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.10mm TOTAL IN EXCESS OF THE "b" DIMENSION AT MAXIMUM MATERIAL CONDITION. - THE DAMBAR MAY NOT BE LOCATED ON THE LOWER RADIUS OF THE FOOT. - ⚠ THIS CHAMFER FEATURE IS OPTIONAL. LF IT IS NOT PRESENT, THEN A PIN 1 IDENTIFIER MUST BE LOCATED WITHIN THE INDEX AREA INDICATED - 10 "A1" IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY EXCLUDING THE LID AND OR THERMAL ENHANCEMENT ON CAVITY DOWN PACKAGE CONFIGURATIONS. - 11. JEDEC SPECIFICATION NO. REF: N/A 002-15856 Rev. \*\* # 17. Major Changes Spansion Publication Number: MB3793-27A\_DS04-27404 | Page | Section | | Change Results | | | |--------------|-------------|--|--------------------------------------------------------------------------------------------------|--|--| | Revision 4.0 | | | | | | | - | - | | Company name and layout design change | | | | 1 | DESCRIPTION | | Deleted "There is also a mask option that can detect voltages of 4.9 V to 2.4 V in 0.1-V steps." | | | NOTE: Please see "Document History" about later revised information. # **Document History** | Document Title: MB3793-27A Power Voltage Monitoring IC with Watchdog Timer Document Number: 002-08550 | | | | | | |-------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | - | TAOA | 01/30/2015 | Migrated to Cypress and assigned document number 002-08550. No change to document contents or format. | | | *A | 5169535 | TAOA | 04/01/2016 | Updated to Cypress template | | | *B | 5592786 | ніхт | 01/23/2017 | Updated Pin Assignment: Change the package name from FPT-8P-M01 to SOE008 Change the package name from FPT-8P-M02 to SOB008 Updated Ordering Information: Change the package name from FPT-8P-M01 to SOE008 Change the package name from FPT-8P-M02 to SOB008 Updated Package Dimensions: Updated to Cypress format Deleted "Marking Format (Lead Free version)" Deleted "Labeling Sample (Lead free version)" Deleted "MB3793-27APF- □ □ □ E1, MB3793-27APNF- □ □ □ E1 Recommended Conditions of Moisture Sensitivity Level" Deleted the part numbers, MB3793-27APF- □ □ □ and MB3793-27APNF- □ □ □ , from Ordering Information Deleted the words in the Remarks, "Lead Free version", from Ordering Information | | | *C | 5790102 | MASG | 06/29/2017 | Adapted Cypress new logo. | | | *D | 6406322 | YOST | 12/10/2018 | Obsoleted. | | Document Number: 002-08550 Rev. \*D Page 24 of 25 ### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface cypress.com/iot Internet of Things Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb Wireless/RF cypress.com/wireless #### PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 #### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components #### **Technical Support** cypress.com/support ARM and Cortex are the registered trademarks of ARM Limited in the EU and other countries © Cypress Semiconductor Corporation, 2001-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.. Document Number: 002-08550 Rev. \*D Revised December 10, 2018 Page 25 of 25