### **Ordering Information**

| Device | Package Options |            |  |  |  |  |  |  |
|--------|-----------------|------------|--|--|--|--|--|--|
| Device | TO-92           | SOT-89     |  |  |  |  |  |  |
| HV9923 | HV9923N3-G      | HV9923N8-G |  |  |  |  |  |  |





-G indicates package is RoHS compliant ('Green')

# **Absolute Maximum Ratings**

| Parameter                            | Value          |
|--------------------------------------|----------------|
| Supply voltage, V <sub>DD</sub>      | -0.3 to +10V   |
| Supply current, I <sub>DD</sub>      | +5.0mA         |
| Operating ambient temperature range  | -40°C to +85°C |
| Operating junction temperature range | -40° to +125°C |
| Storage temperature range            | -65° to +150°C |
| Power dissipation @ 25°C, TO-92      | 740mW          |
| Power dissipation @ 25°C, SOT-89     | 1600mW*        |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Pin Configurations**



### **Product Marking**



Package may or may not include the following marks: Si or

TO-92 (N3)



Package may or may not include the following marks: Si or 🎲

SOT-89 (N8)

### **Electrical Characteristics**

(Specifications are at  $T_A = 25^{\circ}$ C and  $V_{DRAIN} = 50V$ , unless otherwise noted.)

| (оростоано           | This are at T <sub>A</sub> = 20°0 and V <sub>DRAIN</sub> = 50°V, arriess of | 11011 | V/00 | notou.) |     |       |            |                                       |  |  |
|----------------------|-----------------------------------------------------------------------------|-------|------|---------|-----|-------|------------|---------------------------------------|--|--|
| Sym                  | Parameter                                                                   |       | Min  | Тур     | Max | Units | Conditions |                                       |  |  |
| Regulato             | or (V <sub>DD</sub> )                                                       |       |      |         |     |       |            |                                       |  |  |
| $V_{_{\mathrm{DD}}}$ | V <sub>DD</sub> regulator output                                            | -     | -    | -       | 7.5 | -     | V          |                                       |  |  |
| $V_{\mathtt{DRAIN}}$ | V <sub>DRAIN</sub> supply voltage                                           | -     | -    | 20      | -   | -     | V          |                                       |  |  |
| $V_{\text{UVLO}}$    | V <sub>DD</sub> undervoltage threshold                                      | -     | -    | 5.0     | -   | -     | V          |                                       |  |  |
| $\Delta V_{_{UVLO}}$ | V <sub>DD</sub> undervoltage lockout hysteresis                             | -     | 1    | -       | 200 | -     | mV         |                                       |  |  |
| l <sub>dd</sub>      | Operating supply current                                                    | -     | -    | -       | 200 | 350   | μA         | $V_{DD(EXT)} = 8.5V, V_{DRAIN} = 40V$ |  |  |
| Output (DRAIN)       |                                                                             |       |      |         |     |       |            |                                       |  |  |
| $V_{BR}$             | Breakdown voltage                                                           | *     | -    | 475     | -   | -     | V          |                                       |  |  |
| $R_{on}$             | On-resistance                                                               | -     | -    | -       | -   | 210   | Ω          | I <sub>DRAIN</sub> = 30mA             |  |  |
| $C_{DRAIN}$          | Output capacitance                                                          | -     | #    | -       | 1.0 | 5.0   | pF         | V <sub>DRAIN</sub> = 400V             |  |  |
| I <sub>SAT</sub>     | MOSFET saturation current                                                   | -     | #    | 100     | 150 | -     | mA         |                                       |  |  |
| Current S            | Sense Comparator                                                            |       |      |         |     |       |            |                                       |  |  |
| I <sub>TH</sub>      | Threshold current                                                           | *     | -    | 28.2    | -   | 38.2  | mA         |                                       |  |  |
| T <sub>BLANK</sub>   | Leading edge blanking delay                                                 | *     | #    | 200     | 300 | 400   | ns         |                                       |  |  |
| T <sub>ON(MIN)</sub> | Minimum on-time                                                             | -     | -    | -       | -   | 650   | ns         |                                       |  |  |
|                      |                                                                             |       |      |         |     |       |            |                                       |  |  |

| OFF-Time Generator |          |   |   |     |      |    |    |  |  |  |  |
|--------------------|----------|---|---|-----|------|----|----|--|--|--|--|
| T <sub>OFF</sub>   | Off-time | - | ı | 8.0 | 10.5 | 13 | μs |  |  |  |  |

#### Note:

- \* Denotes the specifications which apply over the full operating ambient temperature range of -40°C < T<sub>a</sub> < +85°C.
- # Denotes guaranteed by design.

# **Typical Performance Characteristics** (T<sub>J</sub> = 25°C unless otherwise noted)













### **Functional Description**

The HV9923 is a PWM peak current controller for controlling a buck converter topology in continuous conduction mode (CCM). The output current is internally preset at 30mA.

When the input voltage of 20 to 400V appears at the DRAIN pin, the internal high-voltage linear regulator seeks to maintain a voltage of 7.5VDC at the VDD pin. Until this voltage exceeds the internally programmed under-voltage threshold, the output switching MOSFET is non-conductive. When the threshold is exceeded, the MOSFET turns on. The input current begins to flow into the DRAIN pin. Hysteresis is provided in the under-voltage comparator to prevent oscillation.

When the input current exceeds the internal preset level, a current sense comparator resets an RS flip-flop, and the MOSFET turns off. At the same time, a one-shot circuit is activated that determines the duration of the off-state (10.5µs typ.). As soon as this time is over, the flip-flop sets again. The new switching cycle begins.

A "blanking" delay of 300ns is provided that prevents false triggering of the current sense comparator due to the leading edge spike caused by circuit parasitics.

## **Application Information**

The HV9923 is a low-cost off-line buck converter IC specifically designed for driving multi-LED strings. It can be operated from either universal AC line range of 85 to 265VAC, or 20 to 400VDC, and drives up to tens of high brightness LEDs. All LEDs can be run in series, and the HV9923 regulates at constant current, yielding uniform illumination. The HV9923 is compatible with triac dimmers. The output current is internally fixed at 30mA. This part is available in space saving TO-92 and SOT-89 packages.

#### Selecting L1 and D1

There is a certain trade-off to be considered between optimal sizing of the output inductor L1 and the tolerated output current ripple. The required value of L1 is inversely proportional to the ripple current  $\Delta I_{\Omega}$  in it.

$$L1 = (V_{o} \cdot T_{OFF}) / \Delta I_{o} \tag{1}$$

 $\rm V_{\rm O}$  is the forward voltage of the LED string.  $\rm T_{\rm OFF}$  is the off-time of the HV9923. The output current in the LED string ( $\rm I_{\rm O}$ ) is calculated then as:

$$I_{O} = I_{TH} - (\Delta I_{O} / 2) \tag{2}$$

where  $I_{TH}$  is the current sense comparator threshold. The ripple current introduces a peak-to-average error in the output current setting that needs to be accounted for. Due to the constant off-time control technique used in the HV9923, the ripple current is independent of the input AC or DC line voltage variation. Therefore, the output current will remain unaffected by the varying input voltage.

Adding a filter capacitor across the LED string can reduce the output current ripple even further, thus permitting a reduced value of L1. However, one must keep in mind that the peak-to-average current error is affected by the variation of  $T_{\rm OFF}$ . Therefore, the initial output current accuracy might be sacrificed at large ripple current in L1.

Another important aspect of designing an LED driver with the HV9923 is related to certain parasitic elements of the circuit, including distributed coil capacitance of L1, junction capacitance and reverse recovery of the rectifier diode D1, capacitance of the printed circuit board traces  $C_{\text{PCB}}$  and output capacitance  $C_{\text{DRAIN}}$  of the controller itself. These parasitic elements affect the efficiency of the switching converter and could potentially cause false triggering of the current sense comparator if not properly managed. Minimizing these parasitics is essential for efficient and reliable operation of the HV9923.

Coil capacitance of inductors is typically provided in the manufacturer's data books either directly or in terms of the self-resonant frequency (SRF).

$$SRF = 1 / [2\pi \sqrt{(L \cdot C_L)}]$$

where L is the inductance value, and  $C_L$  is the coil capacitance.) Charging and discharging this capacitance every switching cycle causes high-current spikes in the LED string. Therefore, connecting a small capacitor  $C_O$  (~10nF) is recommended to bypass these spikes.

Using an ultra-fast rectifier diode for D1 is recommended to achieve high efficiency and reduce the risk of false triggering of the current sense comparator. Using diodes with shorter reverse recovery time  $t_{_{T\!\!\!/}}$  and lower junction capacitance  $C_{_{\rm J}}$  achieves better performance. The reverse voltage rating  $V_{_{\rm R}}$  of the diode must be greater than the maximum input voltage of the LED lamp.

The total parasitic capacitance present at the DRAIN pin of the HV9923 can be calculated as:

$$C_{P} = C_{DRAIN} + C_{PCB} + C_{L} + C_{J}$$
 (3)

When the switching MOSFET turns on, the capacitance  $C_p$  is discharged into the DRAIN pin of the IC. The discharge current is limited to about 150mA typically. However, it may become lower at increased junction temperature. The duration of the leading edge current spike can be estimated as:

$$T_{SPIKF} = [(V_{IN} \cdot C_P) / (I_{SAT})] + t_{rr}$$
(4)

In order to avoid false triggering of the current sense comparator,  ${\rm C_p}$  must be minimized in accordance with the following expression:

$$C_{P} < \frac{I_{SAT} \cdot (T_{BLANK(MIN)} - t_{rr})}{V_{IN(MAX)}} \tag{5}$$

where  $T_{\text{BLANK(MIN)}}$  is the minimum blanking time of 200ns, and  $V_{\text{IN/MAX}}$  is the maximum instantaneous input voltage.

#### **Estimating Power Loss**

Discharging the parasitic capacitance  $C_p$  into the DRAIN pin of the HV9923 is responsible for the bulk of the switching power loss. It can be estimated using the following equation:

$$P_{SWITCH} = [(V_{IN}^2 \cdot C_P)/2 + V_{IN} \cdot I_{SAT} \cdot t_{rr}] \cdot F_S$$
 (6)

where  $F_S$  is the switching frequency,  $I_{SAT}$  is the saturated DRAIN current of the HV9923. The switching loss is the greatest at the maximum input voltage.

The switching frequency is given by the following:

$$F_{s} = (V_{IN} - \eta^{-1} \cdot V_{c}) / V_{IN} \cdot T_{OFF}$$
 (7)

where  $\eta$  is the efficiency of the power converter.

When the HV9923 LED driver is powered from the full-wave rectified AC input, the switching power loss can be estimated as:

$$P_{SWITCH} \approx \frac{1}{2 \cdot T_{OFF}} (V_{AC} \cdot C_{P} + 2 \cdot I_{SAT} \cdot t_{rr}) (V_{AC} - \eta^{-1} \cdot V_{O})$$
(8)

V<sub>AC</sub> is the input AC line voltage.

The switching power loss associated with turn-off transitions of the DRAIN pin can be disregarded. Due to the large amount of parasitic capacitance connected to this switching node, the turn-off transition occurs essentially at zero-voltage.

Conduction power loss in the HV9923 can be calculated as:

$$P_{COND} = (D \cdot I_0^2 \cdot R_{ON}) + [I_{DD} \cdot V_{IN} \cdot (1 - D)]$$
 (9)

where D =  $V_O / \eta V_{IN}$  is the duty ratio,  $R_{ON}$  is the on-resistance,  $I_{DD}$  is the internal linear regulator current.

When the LED driver is powered from the full-wave rectified AC line input, the exact equation for calculating the conduction loss is more cumbersome. However, it can be estimated using the following equation:

$$P_{COND} = (K_{C} \cdot I_{O}^{2} \cdot R_{ON}) + (K_{D} \cdot I_{DD} \cdot V_{AC})$$
 (10)

where  $V_{AC}$  is the input AC line voltage. The coefficients  $K_{C}$  and  $K_{d}$  can be determined from the minimum duty ratio of the HV9923.



Fig. 1. Conduction Loss Coefficients K<sub>c</sub> and K<sub>d</sub>

#### **EMI Filter**

As with all off-line converters, selecting an input filter is critical to obtaining good EMI. A switching side capacitor, albeit of small value, is necessary in order to ensure low impedance to the high frequency switching currents of the converter. As a rule of thumb, this capacitor should be approximately 0.1-0.2  $\mu$ F/W of LED output power. A recommended input filter is shown in Figure 2 for the following design example.

#### **Design Example**

Let us design an HV9923 LED lamp driver meeting the following specifications:

Input: Universal AC, 85-265VAC

Output Current: 30mA

Load: String of 10 LED (LWE67C by OSRAM®

 $V_F = 4.35V \text{ max. each}$ 

#### Step 1. Calculating L1.

The output voltage  $V_O = 10 \text{ x V}_F \approx 44 \text{V}$  (max.). Use equation (1) assuming a 30% peak-to-peak ripple.

$$L1 = (44V \cdot 10.5 \mu s) / (0.3 \cdot 30 mA) = 51 mH$$

Select L1 47mH, I = 40mA. Typical SRF = 200KHz. Calculate the coil capacitance.

$$C_L = \frac{1}{L1 \cdot (2\pi \cdot SRF)^2} = \frac{1}{47mH \cdot (2\pi \cdot 200kHz)^2} \approx 13pF$$

#### Step 2. Selecting D1

Usually, the reverse recovery characteristics of ultrafast rectifiers at  $I_F = 20 \sim 50 \text{mA}$  are not provided in the manufacturer's data books. The designer may want to experiment with different diodes to achieve the best result.

Select D1 MUR160 with  $V_R$  = 600V,  $t_r$  ≈ 20ns ( $I_F$  = 30mA,  $I_{RR}$  = 100mA) and  $C_J$  ≈ 8pF ( $V_F$  > 50V).

Step 3. Calculating total parasitic capacitance using (3)

$$C_p = 5pF + 5pF + 13pF + 8pF = 31pf$$

**Step 4.** Calculating the leading edge spike duration using (4), (5)

$$T_{SPIKE} = \frac{265V \cdot \sqrt{2} \cdot 31pF}{100mA} + 20ns \approx 136ns < T_{BLANK(MIN)}$$

**Step 5**. Estimating power dissipation in HV9923 at 265VAC using (8) and (10)

Let us assume that the overall efficiency  $\eta = 0.7$ .

#### **Switching power loss:**

$$P_{\text{SWITCH}} = \frac{1}{2 \cdot 10.5 \mu \text{s}} (265 \text{V} \cdot 31 \text{pF} + 2 \cdot 100 \text{mA} \cdot 20 \text{ns}) (265 \text{V} - \frac{44 \text{V}}{0.7})$$

#### Minimum duty ratio:

$$D_M = 44V/(0.7 \cdot 265V \cdot \sqrt{2}) \approx 0.17$$

#### **Conduction power loss:**

$$\begin{split} P_{_{COND}} &= 0.25 \cdot (30 mA)^2 \cdot 210 \Omega + 0.63 \cdot 200 \mu A \cdot 265 V \\ P_{_{COND}} &\approx 80 mW \end{split}$$

#### Total power dissipation in HV9923:

$$P_{TOTAL} = 120mW + 80mW = 200mW$$

Step 6. Selecting input capacitor C<sub>IN</sub>

Output Power = 
$$44V \cdot 30mA = 1.32W$$

Select  $C_{IN}$  ECQ-E4154KF by Panasonic (0.15 $\mu$ F, 400V, Metalized Polyester Film).

Figure 2. Universal 85-265VAC LED Lamp Driver



Figure 3. Typical Efficiency



Figure 4. Switch-Off Transition. Ch1:  $V_{\text{DRAIN}}$ , Ch3:  $I_{\text{DRAIN}}$ 



Figure 5. Typical Efficiency



Figure 6. Switch-Off Transition. Ch1:  $V_{\text{DRAIN}}$ , Ch3:  $I_{\text{DRAIN}}$ 



## **Functional Block Diagram**



### **HV9923 Layout Considerations**

See **Figure 7** for a recommended circuit board layout for the HV9923.

#### **Single Point Grounding**

Use a single point ground connection from the input filter capacitor to the area of copper connected to the GND pin.

### Bypass Capacitor (C<sub>nn</sub>)

The VDD pin bypass capacitor  $C_{\rm DD}$  should be located as near as possible to the VDD and GND pins.

#### **Switching Loop Areas**

The area of the switching loop connecting the input filter capacitor  $C_{\rm IN}$ , the diode D1 and the HV9923 together should be kept as small as possible.

The switching loop area connecting the output filter capacitor  ${\rm C_o}$ , the inductor L1 and the diode D1 together should be kept as small as possible.

#### Thermal Considerations vs. Radiated EMI

The copper area where GND pin is connected acts not only as a single point ground, but also as a heat sink. This area should be maximized for good heat sinking, especially when HV9923N8, (SOT-89 package), is used. The same applies to the cathode of the free-wheeling diode D1. Both nodes are quiet and therefore, will not cause radiated RF emission. The switching node copper area connected to the DRAIN pin of the HV9923, the anode of D1 and the inductor L1 needs to be minimized. A large switching node area can increase high frequency radiated EMI.

#### **Input Filter Layout Considerations**

The input circuits of the EMI filter must not be placed in the direct proximity to the inductor L1 in order to avoid magnetic coupling of its leakage fields. This consideration is especially important when unshielded construction of L1 is used. When an axial input EMI filter inductor  $L_{_{\rm IN}}$  is selected, it must be positioned orthogonal with respect to L1. The loop area formed by  $C_{_{\rm IN2}},\,L_{_{\rm IN}}$  and  $C_{_{\rm IN}}$  should be minimized. The input lead wires must be twisted together.

Figure 7. Recommended circuit board layout with the HV9923N3



# **Pin Description**

| Pin# | Function | Description                                                                                           |
|------|----------|-------------------------------------------------------------------------------------------------------|
| 1    | DRAIN    | Drain terminal of the output switching MOSFET and a linear regulator input.                           |
| 2    | GND      | Common connection for all circuits.                                                                   |
| 3    | VDD      | Power supply pin for internal control circuits. Bypass this pin with a 0.1uF low impedance capacitor. |

# 3-Lead TO-92 Package Outline (N3)





**Front View** 

**Side View** 



| Symbol              |     | Α    | b                 | С                 | D    | E    | E1   | е    | e1   | L     |
|---------------------|-----|------|-------------------|-------------------|------|------|------|------|------|-------|
| Dimensions (inches) | MIN | .170 | .014 <sup>†</sup> | .014 <sup>†</sup> | .175 | .125 | .080 | .095 | .045 | .500  |
|                     | NOM | -    | -                 | -                 | -    | -    | -    | -    | -    | -     |
|                     | MAX | .210 | .022 <sup>†</sup> | .022 <sup>†</sup> | .205 | .165 | .105 | .105 | .055 | .610* |

JEDEC Registration TO-92.

Drawings not to scale.

Supertex Doc.#: DSPD-3TO92N3, Version E041009.

<sup>\*</sup> This dimension is not specified in the JEDEC drawing.

<sup>†</sup> This dimension differs from the JEDEC drawing.

# 3-Lead TO-243AA (SOT-89) Package Outline (N8)



| Symbo           | ol  | Α    | b    | b1   | С    | D    | D1   | E    | E1                | е | e1          | Н    | L                 |
|-----------------|-----|------|------|------|------|------|------|------|-------------------|---|-------------|------|-------------------|
| Dimensions (mm) | MIN | 1.40 | 0.44 | 0.36 | 0.35 | 4.40 | 1.62 | 2.29 | 2.00 <sup>†</sup> |   |             | 3.94 | 0.73 <sup>†</sup> |
|                 | NOM | -    | -    | -    | -    | -    | -    | -    | -                 |   | 3.00<br>BSC | -    | -                 |
|                 | MAX | 1.60 | 0.56 | 0.48 | 0.44 | 4.60 | 1.83 | 2.60 | 2.29              |   | 230         | 4.25 | 1.20              |

JEDEC Registration TO-243, Variation AA, Issue C, July 1986.

† This dimension differs from the JEDEC drawing

Drawings not to scale.

Supertex Doc. #: DSPD-3TO243AAN8, Version F111010.

(The package drawing (s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <a href="http://www.supertex.com/packaging.html">http://www.supertex.com/packaging.html</a>.)

Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2011 **Supertex inc.** All rights reserved. Unauthorized use or reproduction is prohibited.

