

# **FDG6318P**

## **Dual P-Channel, Digital FET**

## **General Description**

These dual P-Channel logic level enhancement mode MOSFET are produced using Fairchild Semiconductor's advanced PowerTrench process that has been especially tailored to minimize on-state resistance. This device has been designed especially for low voltage applications as a replacement for bipolar digital transistors and small signal MOSFETS.

## **Applications**

· Battery management

### **Features**

- -0.5 A, -20 V.  $R_{DS(ON)} = 780 \text{ m}\Omega$  @  $V_{GS} = -4.5 \text{ V}$  $R_{DS(ON)} = 1200 \text{ m}\Omega$  @  $V_{GS} = -2.5 \text{ V}$
- Very low level gate drive requirements allowing direct operation in 3V circuits (V<sub>GS(th)</sub> < 1.5V).</li>
- Compact industry standard SC70-6 surface mount package







The pinouts are symmetrical; pin 1 and pin 4 are interchangeable.

Absolute Maximum Ratings T<sub>A=25</sub>°C unless otherwise noted

| Symbol                            | Parameter                                        |          | Ratings     | Units |
|-----------------------------------|--------------------------------------------------|----------|-------------|-------|
| V <sub>DSS</sub>                  | Drain-Source Voltage                             |          | -20         | V     |
| V <sub>GSS</sub>                  | Gate-Source Voltage                              |          | ±12         | V     |
| I <sub>D</sub>                    | Drain Current - Continuous                       | (Note 1) | -0.5        | Α     |
|                                   | - Pulsed                                         |          | -1.8        |       |
| P <sub>D</sub>                    | Power Dissipation for Single Operation           | (Note 1) | 0.3         | W     |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |          | -55 to +150 | °C    |

## **Thermal Characteristics**

| Rosa | Thermal Resistance, Junction-to-Ambient | (Note 1) | 415 | °C/W |
|------|-----------------------------------------|----------|-----|------|

**Package Marking and Ordering Information** 

| <br>Device Marking | Device   | Reel Size | Tape width | Quantity   |
|--------------------|----------|-----------|------------|------------|
| <br>.38            | FDG6318P | 7"        | 8mm        | 3000 units |

| Symbol                                      | Parameter                                         | Test Conditions                                                                                                                                                                           | Min   | Тур               | Max         | Units |
|---------------------------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------|-------------|-------|
| Off Chara                                   | acteristics                                       |                                                                                                                                                                                           |       |                   |             | I.    |
| BV <sub>DSS</sub>                           | Drain-Source Breakdown<br>Voltage                 | $V_{GS} = 0 \text{ V}, \qquad I_{D} = -250 \mu\text{A}$                                                                                                                                   | -20   |                   |             | V     |
| <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient         | $I_D = -250 \mu\text{A}$ , Referenced to 25°C                                                                                                                                             |       | -10               |             | mV/°C |
| I <sub>DSS</sub>                            | Zero Gate Voltage Drain Current                   | $V_{DS} = -16 \text{ V},  V_{GS} = 0 \text{ V}$                                                                                                                                           |       |                   | -1          | μΑ    |
| I <sub>GSS</sub>                            | Gate-Body Leakage                                 | $V_{GS} = \pm 12 \text{ V}, \ V_{DS} = 0 \text{ V}$                                                                                                                                       |       |                   | ±100        | nA    |
| On Chara                                    | acteristics (Note 2)                              |                                                                                                                                                                                           |       |                   |             | •     |
| V <sub>GS(th)</sub>                         | Gate Threshold Voltage                            | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$                                                                                                                                               | -0.65 | -1.2              | -1.5        | V     |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$      | Gate Threshold Voltage<br>Temperature Coefficient | $I_D = -250 \mu A$ , Referenced to 25°C                                                                                                                                                   |       | 2                 |             | mV/°C |
| R <sub>DS(on)</sub>                         | Static Drain–Source<br>On–Resistance              | $V_{GS} = -4.5 \text{ V}, \ I_D = -0.5 \text{ A}$<br>$V_{GS} = -2.5 \text{ V}, \ I_D = -0.4 \text{ A}$<br>$V_{GS} = -4.5 \text{ V}, \ I_D = -0.5 \text{ A}, \ T_J = 125 ^{\circ}\text{C}$ |       | 580<br>980<br>780 | 780<br>1200 | mΩ    |
| I <sub>D(on)</sub>                          | On-State Drain Current                            | $V_{GS} = -4.5 \text{ V}, \ V_{DS} = -5 \text{ V}$                                                                                                                                        | -1.8  |                   |             | Α     |
| g <sub>FS</sub>                             | Forward Transconductance                          | $V_{DS} = -5 \text{ V},  I_{D} = -0.5 \text{ A}$                                                                                                                                          |       | 1.1               |             | S     |
| Dynamic                                     | Characteristics                                   |                                                                                                                                                                                           |       |                   |             |       |
| C <sub>iss</sub>                            | Input Capacitance                                 | $V_{DS} = -10 \text{ V},  V_{GS} = 0 \text{ V},$                                                                                                                                          |       | 83                |             | pF    |
| C <sub>oss</sub>                            | Output Capacitance                                | f = 1.0 MHz                                                                                                                                                                               |       | 20                |             | pF    |
| Crss                                        | Reverse Transfer Capacitance                      |                                                                                                                                                                                           |       | 11                |             | pF    |
| $R_G$                                       | Gate Resistance                                   | $V_{GS} = 15 \text{ mV}, f = 1.0 \text{ MHz}$                                                                                                                                             |       | 12.1              |             | Ω     |
| Switching                                   | g Characteristics (Note 2)                        |                                                                                                                                                                                           |       |                   |             | •     |
| t <sub>d(on)</sub>                          | Turn-On Delay Time                                | $V_{DD} = -10 \text{ V},  I_D = 1 \text{ A},$                                                                                                                                             |       | 6                 | 12          | ns    |
| t <sub>r</sub>                              | Turn-On Rise Time                                 | $V_{GS} = -4.5 \text{ V}, R_{GEN} = 6 \Omega$                                                                                                                                             |       | 12                | 22          | ns    |
| t <sub>d(off)</sub>                         | Turn-Off Delay Time                               |                                                                                                                                                                                           |       | 6                 | 13          | ns    |
| t <sub>f</sub>                              | Turn-Off Fall Time                                |                                                                                                                                                                                           |       | 1                 | 3           | ns    |
| Qg                                          | Total Gate Charge                                 | $V_{DS} = -10 \text{ V}, I_{D} = -0.6 \text{ A},$                                                                                                                                         |       | 0.86              | 1.2         | nC    |
| Q <sub>gs</sub>                             | Gate-Source Charge                                | $V_{GS} = -4.5 \text{ V}$                                                                                                                                                                 |       | 0.22              |             | nC    |
| $Q_{gd}$                                    | Gate-Drain Charge                                 |                                                                                                                                                                                           |       | 0.25              |             | nC    |
| Drain-So                                    | ource Diode Characteristics                       | and Maximum Ratings                                                                                                                                                                       |       |                   |             |       |
| Is                                          | Maximum Continuous Drain-Source                   |                                                                                                                                                                                           |       |                   | -0.25       | Α     |
| V <sub>SD</sub>                             | Drain–Source Diode Forward<br>Voltage             | $V_{GS} = 0 \text{ V}, \qquad I_S = -0.25 \text{ A}(\text{Note 2})$                                                                                                                       |       | -0.83             | -1.2        | V     |
| t <sub>rr</sub>                             | Reverse Recovery Time                             | $I_F = -0.5 \text{ A},$                                                                                                                                                                   |       | 12.6              |             | ns    |
| Q <sub>rr</sub>                             | Reverse Recovery Charge                           | $d_{iF}/d_t = 100 \text{ A/}\mu\text{s}$                                                                                                                                                  |       | 2.52              |             | nC    |

#### Notes

<sup>1.</sup>  $R_{\theta JA}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta JA}$  is determined by the user's board design.  $R_{\theta JA} = 415^{\circ}$ C/W when mounted on a minimum pad.

**<sup>2.</sup>** Pulse Test: Pulse Width <  $300\mu$ s, Duty Cycle < 2.0%

# **Typical Characteristics**



1.75

Figure 1. On-Region Characteristics.

Figure 2. On-Resistance Variation with Drain Current and Gate Voltage.





Figure 3. On-Resistance Variation with Temperature.

Figure 4. On-Resistance Variation with Gate-to-Source Voltage.





Figure 5. Transfer Characteristics.

Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature.

FDG6318P Rev C (W)

# **Typical Characteristics**





Figure 7. Gate Charge Characteristics.







Figure 9. Maximum Safe Operating Area.

Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in Note 1. Transient thermal response will change depending on the circuit board design.

FDG6318P Rev C (W)

### **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

| ACEx™                             | FACT™                          | ImpliedDisconnect™ | PACMAN™             | SPM™                   |
|-----------------------------------|--------------------------------|--------------------|---------------------|------------------------|
| ActiveArray™                      | FACT Quiet Series™             | ISOPLANAR™         | POP™                | Stealth™               |
| Bottomless™                       | FAST®                          | LittleFET™         | Power247™           | SuperSOT™-3            |
| CoolFET™                          | FASTr™                         | MicroFET™          | PowerTrench®        | SuperSOT™-6            |
| CROSSVOLT™                        | FRFET™                         | MicroPak™          | QFET™               | SuperSOT™-8            |
| DOME™                             | GlobalOptoisolator™            | MICROWIRE™         | QS™                 | SyncFET™               |
| EcoSPARK™                         | GTO™ .                         | MSX™               | QT Optoelectronics™ | TinyLogic <sup>®</sup> |
| E <sup>2</sup> CMOS <sup>TM</sup> | HiSeC™                         | MSXPro™            | Quiet Series™       | TruTranslation™        |
| EnSigna™                          | I <sup>2</sup> C <sup>TM</sup> | OCX™               | RapidConfigure™     | UHC™                   |
| Across the board.                 | Around the world.™             | OCXPro™            | RapidConnect™       | UltraFET <sup>®</sup>  |
| The Power Franch                  | nise™                          | OPTOLOGIC®         | SILENT SWITCHER®    | VCX™                   |
| Programmable Ac                   | tive Droop™                    | OPTOPLANAR™        | SMART START™        |                        |
|                                   |                                |                    |                     |                        |

#### **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

### PRODUCT STATUS DEFINITIONS

### **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. I2

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol

## **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative