## **Data Sheet**

## **TABLE OF CONTENTS**

| Features                                               |
|--------------------------------------------------------|
| Applications1                                          |
| Functional Block Diagrams                              |
| General Description                                    |
| Revision History                                       |
| Specifications                                         |
| AC Characteristics5                                    |
| I <sup>2</sup> C Timing Specifications6                |
| Absolute Maximum Ratings                               |
| ESD Caution8                                           |
| Pin Configuration and Function Descriptions9           |
| Typical Performance Characteristics                    |
| Terminology                                            |
| Theory of Operation                                    |
| D/A Section20                                          |
| Resistor String                                        |
| Output Amplifier                                       |
| Internal Reference                                     |
| External Reference                                     |
| Serial Interface                                       |
|                                                        |
| REVISION HISTORY                                       |
| 9/2016—Rev. A to Rev. B                                |
| Changed SPI to I <sup>2</sup> CThroughout              |
| 2/2016—Rev. 0 to Rev. A                                |
| Changes to Internal Reference Section20                |
| Changes to Power-On Reset and Software Reset Section26 |
| Updated Outline Dimensions29                           |
| Changes to Ordering Guide30                            |

| Write Operation                                                                    | 21 |
|------------------------------------------------------------------------------------|----|
| Read Operation                                                                     | 21 |
| High Speed Mode                                                                    | 21 |
| Input Shift Register                                                               | 23 |
| Multiple Byte Operation                                                            | 23 |
| Broadcast Mode                                                                     | 23 |
| LDAC Function                                                                      | 23 |
| Power-Down Modes                                                                   | 25 |
| Power-On Reset and Software Reset                                                  | 26 |
| Clear Pin (CLR)                                                                    | 26 |
| Internal Reference Setup (R Versions)                                              | 26 |
| Application Information                                                            | 28 |
| Using a Reference as a Power Supply for the AD5627R/AD5647R/AD5667R, AD5627/AD5667 | 28 |
| Bipolar Operation Using the AD5627R/AD5647R/AD56<br>AD5627/AD5667                  |    |
| Power Supply Bypassing and Grounding                                               | 28 |
| Outline Dimensions                                                                 | 29 |
| Ordering Guide                                                                     | 30 |

## **SPECIFICATIONS**

 $V_{DD} = 2.7 \ V \ to \ 5.5 \ V; \ R_L = 2 \ k\Omega \ to \ GND; \ C_L = 200 \ pF \ to \ GND; \ V_{REFIN} = V_{DD}; \ all \ specifications \ T_{MIN} \ to \ T_{MAX}, \ unless \ otherwise \ noted.$ 

Table 2.

| Parameter                           | Min   | Тур  | Max      | Unit     | Test Conditions/Comments <sup>1</sup>                                                   |
|-------------------------------------|-------|------|----------|----------|-----------------------------------------------------------------------------------------|
| STATIC PERFORMANCE <sup>2</sup>     |       |      |          |          |                                                                                         |
| AD5667R/AD5667                      |       |      |          |          |                                                                                         |
| Resolution                          | 16    |      |          | Bits     |                                                                                         |
| Relative Accuracy                   |       | ±8   | ±12      | LSB      |                                                                                         |
| Differential Nonlinearity           |       |      | ±1       | LSB      | Guaranteed monotonic by design                                                          |
| AD5647R                             |       |      |          |          |                                                                                         |
| Resolution                          | 14    |      |          | Bits     |                                                                                         |
| Relative Accuracy                   |       | ±2   | ±4       | LSB      |                                                                                         |
| Differential Nonlinearity           |       |      | ±0.5     | LSB      | Guaranteed monotonic by design                                                          |
| AD5627R/AD5627                      |       |      |          |          |                                                                                         |
| Resolution                          | 12    |      |          | Bits     |                                                                                         |
| Relative Accuracy                   |       | ±0.5 | ±1       | LSB      |                                                                                         |
| Differential Nonlinearity           |       |      | ±0.25    | LSB      | Guaranteed monotonic by design                                                          |
| Zero-Code Error                     |       | 2    | 10       | mV       | All 0s loaded to DAC register                                                           |
| Offset Error                        |       | ±1   | ±10      | mV       | _                                                                                       |
| Full-Scale Error                    |       | -0.1 | ±1       | % of FSR | All 1s loaded to DAC register                                                           |
| Gain Error                          |       |      | ±1.5     | % of FSR | _                                                                                       |
| Zero-Code Error Drift               |       | ±2   |          | μV/°C    |                                                                                         |
| Gain Temperature Coefficient        |       | ±2.5 |          | ppm      | Of FSR/°C                                                                               |
| DC Power Supply Rejection Ratio     |       | -100 |          | dB       | DAC code = midscale; $V_{DD} = 5 V \pm 10\%$                                            |
| DC Crosstalk (External Reference)   |       | 15   |          | μV       | Due to full-scale output change,<br>$R_L = 2 k\Omega$ to GND or $2 k\Omega$ to $V_{DD}$ |
|                                     |       | 10   |          | μV/mA    | Due to load current change                                                              |
|                                     |       | 8    |          | μV       | Due to powering down (per channel)                                                      |
| DC Crosstalk (Internal Reference)   |       | 25   |          | μV       | Due to full-scale output change,<br>$R_L = 2 k\Omega$ to GND or $2 k\Omega$ to $V_{DD}$ |
|                                     |       | 20   |          | μV/mA    | Due to load current change                                                              |
|                                     |       | 10   |          | μV       | Due to powering down (per channel)                                                      |
| OUTPUT CHARACTERISTICS <sup>3</sup> |       |      |          |          |                                                                                         |
| Output Voltage Range                | 0     |      | $V_{DD}$ | V        |                                                                                         |
| Capacitive Load Stability           |       | 2    |          | nF       | R <sub>L</sub> = ∞                                                                      |
|                                     |       | 10   |          | nF       | $R_L = 2 k\Omega$                                                                       |
| DC Output Impedance                 |       | 0.5  |          | Ω        |                                                                                         |
| Short-Circuit Current               |       | 30   |          | mA       | $V_{DD} = 5 V$                                                                          |
| Power-Up Time                       |       | 4    |          | μs       | Coming out of power-down mode; V <sub>DD</sub> = 5 V                                    |
| REFERENCE INPUTS                    |       |      |          |          |                                                                                         |
| Reference Current                   |       | 110  | 130      | μΑ       | $V_{REF} = V_{DD} = 5.5 V$                                                              |
| Reference Input Range               | 0.75  |      | $V_{DD}$ | V        |                                                                                         |
| Reference Input Impedance           |       | 50   |          | kΩ       |                                                                                         |
| REFERENCE OUTPUT                    |       |      |          |          |                                                                                         |
| (LFCSP_WD PACKAGE)                  |       |      |          |          |                                                                                         |
| Output Voltage                      | 1.247 |      | 1.253    | V        | At ambient                                                                              |
| Reference TC <sup>3</sup>           |       | ±10  |          | ppm/°C   |                                                                                         |
| Output Impedance                    |       | 7.5  |          | kΩ       |                                                                                         |
| REFERENCE OUTPUT (MSOP PACKAGE)     |       |      |          |          |                                                                                         |
| Output Voltage                      | 2.495 |      | 2.505    | V        | At ambient                                                                              |
| Reference TC <sup>3</sup>           |       | ±5   | ±10      | ppm/°C   |                                                                                         |
| Output Impedance                    |       | 7.5  |          | kΩ       |                                                                                         |

| Parameter                                           | Min                  | Тур  | Max                  | Unit | Test Conditions/Comments <sup>1</sup> |
|-----------------------------------------------------|----------------------|------|----------------------|------|---------------------------------------|
| LOGIC INPUTS (ADDR, CLR, LDAC) <sup>3</sup>         |                      |      |                      |      |                                       |
| I <sub>IN</sub> , Input Current                     |                      |      | ±1                   | μΑ   |                                       |
| V <sub>INL</sub> , Input Low Voltage                |                      |      | $0.15 \times V_{DD}$ | V    |                                       |
| V <sub>INH</sub> , Input High Voltage               | $0.85 \times V_{DD}$ |      |                      | V    |                                       |
| C <sub>IN</sub> , Pin Capacitance                   |                      | 2    |                      | pF   | ADDR                                  |
|                                                     |                      | 20   |                      | pF   | CLR, LDAC                             |
| V <sub>HYST</sub> , Input Hysteresis                | $0.1 \times V_{DD}$  |      |                      | V    |                                       |
| LOGIC INPUTS (SDA, SCL)                             |                      |      |                      |      |                                       |
| I <sub>IN</sub> , Input Current                     |                      |      | ±1                   | μΑ   |                                       |
| V <sub>INL</sub> , Input Low Voltage                |                      |      | $0.3 \times V_{DD}$  | V    |                                       |
| V <sub>INH</sub> , Input High Voltage               | $0.7 \times V_{DD}$  |      |                      | V    |                                       |
| C <sub>IN</sub> , Pin Capacitance                   |                      | 2    |                      | pF   |                                       |
| V <sub>HYST</sub> , Input Hysteresis                | $0.1 \times V_{DD}$  |      |                      | V    |                                       |
| LOGIC OUTPUTS (OPEN-DRAIN)                          |                      |      |                      |      |                                       |
| V <sub>OL</sub> , Output Low Voltage                |                      |      | 0.4                  | V    | $I_{SINK} = 3 \text{ mA}$             |
|                                                     |                      |      | 0.6                  | V    | $I_{SINK} = 6 \text{ mA}$             |
| Floating-State Leakage Current                      |                      |      | ±1                   | μΑ   |                                       |
| Floating-State Output Capacitance                   |                      | 2    |                      | pF   |                                       |
| POWER REQUIREMENTS                                  |                      |      |                      |      |                                       |
| $V_{DD}$                                            | 2.7                  |      | 5.5                  | V    |                                       |
| I <sub>DD</sub> (Normal Mode) <sup>4</sup>          |                      |      |                      |      | $V_{IH} = V_{DD}, V_{IL} = GND$       |
| $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$          |                      | 0.4  | 0.5                  | mA   | Internal reference off                |
| $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$          |                      | 0.35 | 0.45                 | mA   | Internal reference off                |
| $V_{DD} = 4.5 \text{ V to } 5.5 \text{ V}$          |                      | 0.95 | 1.15                 | mA   | Internal reference on                 |
| $V_{DD} = 2.7 \text{ V to } 3.6 \text{ V}$          |                      | 8.0  | 0.95                 | mA   | Internal reference on                 |
| I <sub>DD</sub> (All Power-Down Modes) <sup>5</sup> |                      | 0.48 | 1                    | μΑ   | $V_{IH} = V_{DD}, V_{IL} = GND$       |

 $<sup>^{1}</sup>$  Temperature range: B grade:  $-40^{\circ}$ C to  $+105^{\circ}$ C.  $^{2}$  Linearity calculated using a reduced code range: AD5667R/AD5667 (Code 512 to Code 65,024); AD5647R (Code 128 to Code 16,256); AD5627R/AD5627 (Code 32 to Code 4064). Output unloaded.

<sup>&</sup>lt;sup>3</sup> Guaranteed by design and characterization, not production tested. <sup>4</sup> Interface inactive. All DACs active. DAC outputs unloaded.

<sup>&</sup>lt;sup>5</sup> All DACs powered down.

#### **AC CHARACTERISTICS**

 $V_{DD} = 2.7 \text{ V}$  to 5.5 V;  $R_L = 2 \text{ k}\Omega$  to GND;  $C_L = 200 \text{ pF}$  to GND;  $V_{REFIN} = V_{DD}$ ; all specifications  $T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted.

Table 3.

| Parameter <sup>2</sup>           | Min | Тур | Max | Unit   | Test Conditions/Comments <sup>3</sup>                    |
|----------------------------------|-----|-----|-----|--------|----------------------------------------------------------|
| Output Voltage Settling Time     |     |     |     |        |                                                          |
| AD5627R/AD5627                   |     | 3   | 4.5 | μs     | 1/4 to 3/4 scale settling to ±0.5 LSB                    |
| AD5647R                          |     | 3.5 | 5   | μs     | 1/4 to 3/4 scale settling to ±0.5 LSB                    |
| AD5667R/AD5667                   |     | 4   | 7   | μs     | 1/4 to 3/4 scale settling to ±2 LSB                      |
| Slew Rate                        |     | 1.8 |     | V/µs   |                                                          |
| Digital-to-Analog Glitch Impulse |     | 15  |     | nV-s   | 1 LSB change around major carry transition               |
| Digital Feedthrough              |     | 0.1 |     | nV-s   |                                                          |
| Reference Feedthrough            |     | -90 |     | dB     | $V_{REF} = 2 V \pm 0.1 V$ p-p, frequency 10 Hz to 20 MHz |
| Digital Crosstalk                |     | 0.1 |     | nV-s   |                                                          |
| Analog Crosstalk                 |     | 1   |     | nV-s   | External reference                                       |
|                                  |     | 4   |     | nV-s   | Internal reference                                       |
| DAC to DAC Crosstalk             |     | 1   |     | nV-s   | External reference                                       |
|                                  |     | 4   |     | nV-s   | Internal reference                                       |
| Multiplying Bandwidth            |     | 340 |     | kHz    | $V_{REF} = 2 V \pm 0.1 V p-p$                            |
| Total Harmonic Distortion        |     | -80 |     | dB     | $V_{REF} = 2 V \pm 0.1 V p-p$ , frequency = 10 kHz       |
| Output Noise Spectral Density    |     | 120 |     | nV/√Hz | DAC code = midscale, 1 kHz                               |
|                                  |     | 100 |     | nV/√Hz | DAC code = midscale, 10 kHz                              |
| Output Noise                     |     | 15  |     | μV p-p | 0.1 Hz to 10 Hz                                          |

<sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization, not production tested.

<sup>&</sup>lt;sup>2</sup> See the Terminology section.

 $<sup>^3</sup>$  Temperature range is  $-40^{\circ}$ C to  $+105^{\circ}$ C, typical at 25 $^{\circ}$ C.

### I<sup>2</sup>C TIMING SPECIFICATIONS

 $V_{\text{DD}}$  = 2.7 V to 5.5 V; all specifications  $T_{\text{MIN}}$  to  $T_{\text{MAX}}$ ,  $f_{\text{SCL}}$  = 3.4 MHz, unless otherwise noted.

Table 4.

| Parameter                     | Test Conditions/Comments <sup>2</sup>   | Min | Max  | Unit | Description                                                                                               |
|-------------------------------|-----------------------------------------|-----|------|------|-----------------------------------------------------------------------------------------------------------|
| f <sub>SCL</sub> <sup>3</sup> | Standard mode                           |     | 100  | kHz  | Serial clock frequency                                                                                    |
|                               | Fast mode                               |     | 400  | kHz  |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$ |     | 3.4  | MHz  |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$ |     | 1.7  | MHz  |                                                                                                           |
| t <sub>1</sub>                | Standard mode                           |     |      | μs   | t <sub>нідн</sub> , SCL high time                                                                         |
|                               | Fast mode                               | 0.6 |      | μs   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$ | 60  |      | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$ | 120 |      | ns   |                                                                                                           |
| $t_2$                         | Standard mode                           | 4.7 |      | μs   | t <sub>LOW</sub> , SCL low time                                                                           |
|                               | Fast mode                               | 1.3 |      | μs   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$ | 160 |      | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$ | 320 |      | ns   |                                                                                                           |
| t <sub>3</sub>                | Standard mode                           | 250 |      | ns   | t <sub>SU;DAT</sub> , data setup time                                                                     |
| -                             | Fast mode                               | 100 |      | ns   |                                                                                                           |
|                               | High speed mode                         | 10  |      | ns   |                                                                                                           |
| <b>t</b> <sub>4</sub>         | Standard mode                           | 0   | 3.45 | μs   | t <sub>HD;DAT</sub> , data hold time                                                                      |
|                               | Fast mode                               | 0   | 0.9  | μs   | 410 <sub>1</sub> 07(1) 4444                                                                               |
|                               | High speed mode, $C_B = 100 \text{ pF}$ | 0   | 70   | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$ | 0   | 150  | ns   |                                                                                                           |
| <b>t</b> <sub>5</sub>         | Standard mode                           | 4.7 | 150  | μs   | t <sub>SU,STA</sub> , setup time for a repeated start condition                                           |
| ι,                            | Fast mode                               | 0.6 |      | μs   | tsusia, setup time for a repeated start condition                                                         |
|                               | High speed mode                         | 160 |      | ns   |                                                                                                           |
| t.                            | Standard mode                           | 4   |      |      | thd.STA, hold time (repeated) start condition                                                             |
| t <sub>6</sub>                | Fast mode                               | 0.6 |      | μs   | the,sta, floid time (repeated) start condition                                                            |
|                               | High speed mode                         | 160 |      | μs   |                                                                                                           |
| +_                            | Standard mode                           | 4.7 |      | ns   | tbuf, bus free time between a stop and a start condition                                                  |
| <b>t</b> <sub>7</sub>         | Fast mode                               | 1.3 |      | μs   | tibur, bus free time between a stop and a start condition                                                 |
|                               | Standard mode                           |     |      | μs   | t catua tima for a stan condition                                                                         |
| t <sub>8</sub>                |                                         | 4   |      | μs   | t <sub>SU,STO</sub> , setup time for a stop condition                                                     |
|                               | Fast mode                               | 0.6 |      | μs   |                                                                                                           |
|                               | High speed mode                         | 160 | 1000 | ns   | t vice time of CDA signal                                                                                 |
| t <sub>9</sub>                | Standard mode                           |     | 1000 | ns   | t <sub>RDA</sub> , rise time of SDA signal                                                                |
|                               | Fast mode                               | 10  | 300  | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$ | 10  | 80   | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$ | 20  | 160  | ns   | C. C. H. C. C. C. L.                                                                                      |
| t <sub>10</sub>               | Standard mode                           |     | 300  | ns   | t <sub>FDA</sub> , fall time of SDA signal                                                                |
|                               | Fast mode                               | 4.0 | 300  | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$ | 10  | 80   | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$ | 20  | 160  | ns   |                                                                                                           |
| t <sub>11</sub>               | Standard mode                           |     | 1000 | ns   | t <sub>RCL</sub> , rise time of SCL signal                                                                |
|                               | Fast mode                               |     | 300  | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$ | 10  | 40   | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$ | 20  | 80   | ns   |                                                                                                           |
| <b>t</b> <sub>11A</sub>       | Standard mode                           |     | 1000 | ns   | $t_{\text{RCL1}}$ , rise time of SCL signal after a repeated start condition and after an acknowledge bit |
|                               | Fast mode                               |     | 300  | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 100 \text{ pF}$ | 10  | 80   | ns   |                                                                                                           |
|                               | High speed mode, $C_B = 400 \text{ pF}$ | 20  | 160  | ns   |                                                                                                           |

| Parameter                    | Test Conditions/Comments <sup>2</sup>   | Min | Max | Unit | Description                                                             |
|------------------------------|-----------------------------------------|-----|-----|------|-------------------------------------------------------------------------|
| t <sub>12</sub>              | Standard mode                           |     | 300 | ns   | t <sub>FCL</sub> , fall time of SCL signal                              |
|                              | Fast mode                               |     | 300 | ns   |                                                                         |
|                              | High speed mode, $C_B = 100 \text{ pF}$ | 10  | 40  | ns   |                                                                         |
|                              | High speed mode, $C_B = 400 \text{ pF}$ | 20  | 80  | ns   |                                                                         |
| <b>t</b> <sub>13</sub>       | Standard mode                           | 10  |     | ns   | LDAC pulse width low                                                    |
|                              | Fast mode                               | 10  |     | ns   |                                                                         |
|                              | High speed mode                         | 10  |     | ns   |                                                                         |
| t <sub>14</sub>              | Standard mode                           | 300 |     | ns   | Falling edge of 9th SCL clock pulse of last byte of valid write to LDAC |
|                              |                                         |     |     |      | falling edge                                                            |
|                              | Fast mode                               | 300 |     | ns   |                                                                         |
|                              | High speed mode                         | 30  |     | ns   |                                                                         |
| <b>t</b> <sub>15</sub>       | Standard mode                           | 20  |     | ns   | CLR pulse width low                                                     |
|                              | Fast mode                               | 20  |     | ns   |                                                                         |
|                              | High speed mode                         | 20  |     | ns   |                                                                         |
| t <sub>SP</sub> <sup>4</sup> | Fast mode                               | 0   | 50  | ns   | Pulse width of spike suppressed                                         |
|                              | High speed mode                         | 0   | 10  | ns   |                                                                         |

See Figure 3. High speed mode timing specification applies only to the AD5627RBRMZ-2/AD5627BRMZ-2REEL7 and AD5667RBRMZ-2/AD5667BRMZ-2REEL7.

<sup>&</sup>lt;sup>4</sup> Input filtering on the SCL and SDA inputs suppresses noise spikes that are less than 50 ns for fast mode or 10 ns for high speed mode.



Figure 3. 2-Wire Serial Interface Timing Diagram

<sup>&</sup>lt;sup>2</sup> CB refers to the capacitance on the bus line.

<sup>&</sup>lt;sup>3</sup> The SDA and SCL timing is measured with the input filters enabled. Switching off the input filters improves the transfer rate but has a negative effect on EMC behavior of the device.

### **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

#### Table 5.

| Parameter                                     | Rating                                     |
|-----------------------------------------------|--------------------------------------------|
| V <sub>DD</sub> to GND                        | −0.3 V to +7 V                             |
| V <sub>OUT</sub> to GND                       | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| $V_{REFIN}/V_{REFOUT}$ to GND                 | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| Digital Input Voltage to GND                  | $-0.3 \text{ V to V}_{DD} + 0.3 \text{ V}$ |
| Operating Temperature Range, Industrial       | -40°C to +105°C                            |
| Storage Temperature Range                     | −65°C to +150°C                            |
| Junction Temperature (T <sub>J</sub> maximum) | 150°C                                      |
| Power Dissipation                             | $(T_J max - T_A)/\theta_{JA}$              |
| $\theta_{JA}$ Thermal Impedance               |                                            |
| LFCSP_WD Package (4-Layer Board)              | 61°C/W                                     |
| MSOP Package                                  | 150.4°C/W                                  |
| Reflow Soldering Peak Temperature, Pb-Free    | 260°C ± 5°C                                |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### **ESD CAUTION**



**ESD (electrostatic discharge) sensitive device.**Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### PIN CONFIGURATION AND FUNCTION DESCRIPTIONS





Figure 4. AD5627/AD5667 Pin Configuration

Figure 5. AD5627R/AD5647R/AD5667R Pin Configuration

#### **Table 6. Pin Function Descriptions**

| Pin |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| No. | Mnemonic                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 1   | V <sub>OUT</sub> A                      | Analog Output Voltage from DAC A. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 2   | V <sub>оит</sub> В                      | Analog Output Voltage from DAC B. The output amplifier has rail-to-rail operation.                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3   | GND                                     | Ground reference point for all circuitry on the device.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 4   | LDAC                                    | Pulsing this pin low allows any or all DAC registers to be updated if the inputs have new data. This allows simultaneous updates of all DAC outputs. Alternatively, this pin can be tied permanently low.                                                                                                                                                                                                                                                                                                 |
| 5   | CLR                                     | Asynchronous Clear Input. The CLR input is falling-edge sensitive. While CLR is low, all LDAC pulses are ignored. When CLR is activated, zero scale is loaded to all input and DAC registers. This clears the output to 0 V. The device exits clear code mode on the falling edge of the 9 <sup>th</sup> clock pulse of the last byte of valid write. If CLR is activated during a write sequence, the write is aborted. If CLR is activated during high speed mode the device will exit high speed mode. |
| 6   | ADDR                                    | Three-State Address Input. Sets the two least significant bits (Bit A1, Bit A0) of the 7-bit slave address.                                                                                                                                                                                                                                                                                                                                                                                               |
| 7   | SCL                                     | Serial Clock Line. This is used in conjunction with the SDA line to clock data into or out of the 24-bit input register.                                                                                                                                                                                                                                                                                                                                                                                  |
| 8   | SDA                                     | Serial Data Line. This is used in conjunction with the SCL line to clock data into or out of the 24-bit input register. It is a bidirectional, open-drain data line that should be pulled to the supply with an external pull-up resistor.                                                                                                                                                                                                                                                                |
| 9   | $V_{DD}$                                | Power Supply Input. These devices can be operated from 2.7 V to 5.5 V, and the supply should be decoupled with a 10 µF capacitor in parallel with a 0.1 µF capacitor to GND.                                                                                                                                                                                                                                                                                                                              |
| 10  | V <sub>REFIN</sub> /V <sub>REFOUT</sub> | The AD5627R/AD5667R have a common pin for reference input and reference output. When using the internal reference, this is the reference output pin. When using an external reference, this is the reference input pin. The default for this pin is as a reference input. (The internal reference and reference output are only available on R suffix versions.) The AD5627/AD5667 have a reference input pin only.                                                                                       |

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 6. AD5667 INL, External Reference



Figure 7. AD5647R INL, External Reference



Figure 8. AD5627 INL, External Reference



Figure 9. AD5667 DNL, External Reference



Figure 10. DNL AD5647R, External Reference



Figure 11. AD5627 DNL, External Reference



Figure 12. AD5667R INL, 2.5 V Internal Reference



Figure 13. AD5647R INL, 2.5 V Internal Reference



Figure 14. AD5627R INL, 2.5 V Internal Reference



Figure 15. AD5667R DNL, 2.5 V Internal Reference



Figure 16. AD5647R DNL, 2.5 V Internal Reference



Figure 17. AD5627R DNL, 2.5 V Internal Reference



Figure 18. AD5667R INL, 1.25 V Internal Reference



Figure 19. AD5647R INL, 1.25 V Internal Reference



Figure 20. AD5627R INL, 1.25 V Internal Reference



Figure 21. AD5667R DNL, 1.25 V Internal Reference



Figure 22. AD5647R DNL,1.25 V Internal Reference



Figure 23. AD5627R DNL, 1.25 V Internal Reference



Figure 24. INL Error and DNL Error vs. Temperature



Figure 25. INL and DNL Error vs.  $V_{REF}$ 



Figure 26. INL and DNL Error vs. Supply



Figure 27. Gain Error and Full-Scale Error vs. Temperature



Figure 28. Zero-Scale Error and Offset Error vs. Temperature



Figure 29. Gain Error and Full-Scale Error vs. Supply



Figure 30. Zero-Scale Error and Offset Error vs. Supply



Figure 31. IDD Histogram with External Reference



Figure 32. IDD Histogram with Internal Reference



Figure 33. Headroom at Rails vs. Source and Sink



Figure 34. AD5627R/AD5647R/AD5667R with 2.5 V Reference, Source and Sink Capability



Figure 35. AD5627R/AD5647R/AD5667R with 1.25 V Reference, Source and Sink Capability



Figure 36. Supply Current vs. Code



Figure 37. Supply Current vs. Supply Voltage



Figure 38. Supply Current vs. Temperature



Figure 39. Full-Scale Settling Time, 5 V



Figure 40. Power-On Reset to 0 V



Figure 41. Exiting Power-Down to Midscale



Figure 42. Digital-to-Analog Glitch Impulse (Negative)



Figure 43. Analog Crosstalk, External Reference



Figure 44. Analog Crosstalk, Internal Reference



Figure 45. 0.1 Hz to 10 Hz Output Noise Plot, External Reference



Figure 46. 0.1 Hz to 10 Hz Output Noise Plot, 2.5 V Internal Reference



Figure 47. 0.1 Hz to 10 Hz Output Noise Plot, 1.25 V Internal Reference



Figure 48. Noise Spectral Density, Internal Reference



Figure 49. Total Harmonic Distortion



Figure 50. Settling Time vs. Capacitive Load



Figure 51. Multiplying Bandwidth

### **TERMINOLOGY**

#### Relative Accuracy or Integral Nonlinearity (INL)

For the DAC, relative accuracy or integral nonlinearity is a measurement of the maximum deviation, in LSBs, from a straight line passing through the endpoints of the DAC transfer function.

#### Differential Nonlinearity (DNL)

Differential nonlinearity is the difference between the measured change and the ideal 1 LSB change between any two adjacent codes. A specified differential nonlinearity of  $\pm 1$  LSB maximum ensures monotonicity. This DAC is guaranteed monotonic by design.

#### **Zero-Code Error**

Zero-code error is a measurement of the output error when zero scale (0x0000) is loaded to the DAC register. Ideally, the output should be 0 V. The zero-code error is always positive in the AD5667R because the output of the DAC cannot go below 0 V due to a combination of the offset errors in the DAC and the output amplifier. Zero-code error is expressed in mV.

#### **Full-Scale Error**

Full-scale error is a measurement of the output error when full-scale code (0xFFFF) is loaded to the DAC register. Ideally, the output should be  $V_{\rm DD}-1$  LSB. Full-scale error is expressed in % of full-scale range (FSR).

#### **Gain Error**

Gain error is a measure of the span error of the DAC. It is the deviation in slope of the DAC transfer characteristic from ideal expressed in % of FSR.

#### **Zero-Code Error Drift**

Zero-code error drift is a measurement of the change in zero-code error with a change in temperature. It is expressed in  $\mu V$ /°C.

#### **Gain Temperature Coefficient**

Gain temperature coefficient is a measurement of the change in gain error with changes in temperature. It is expressed in ppm of FSR/°C.

#### **Offset Error**

Offset error is a measure of the difference between  $V_{\text{OUT}}$  (actual) and  $V_{\text{OUT}}(\text{ideal})$  expressed in mV in the linear region of the transfer function. Offset error is measured on the AD5667R with code 512 loaded in the DAC register. It can be negative or positive.

#### DC Power Supply Rejection Ratio (PSRR)

DC PSRR indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in  $V_{\rm OUT}$  to a change in  $V_{\rm DD}$  for full-scale output of the DAC. It is measured in dB.  $V_{\rm REF}$  is held at 2 V and  $V_{\rm DD}$  is varied by  $\pm 10\%$ .

#### **Output Voltage Settling Time**

Output voltage settling time is the amount of time it takes for the output of a DAC to settle to a specified level for a ¼ to ¾ full-scale input change and is measured from the rising edge of the stop condition.

#### Digital-to-Analog Glitch Impulse

Digital-to-analog glitch impulse is the impulse injected into the analog output when the input code in the DAC register changes state. It is normally specified as the area of the glitch in nV-s, and is measured when the digital input code is changed by 1 LSB at the major carry transition (0x7FFF to 0x8000) (see Figure 42).

#### **Digital Feedthrough**

Digital feedthrough is a measure of the impulse injected into the analog output of the DAC from the digital inputs of the DAC, but is measured when the DAC output is not updated. It is specified in nV-s, and measured with a full-scale code change on the data bus, that is, from all 0s to all 1s and vice versa.

#### Reference Feedthrough

Reference feedthrough is the ratio of the amplitude of the signal at the DAC output to the reference input when the DAC output is not being updated. It is expressed in dB.

#### **Output Noise Spectral Density**

Output noise spectral density is a measurement of the internally generated random noise. Random noise is characterized as a spectral density. It is measured by loading the DAC to midscale and measuring noise at the output. It is measured in  $nV/\sqrt{Hz}$ . A plot of noise spectral density can be seen in Figure 48.

#### **DC Crosstalk**

DC crosstalk is the dc change in the output level of one DAC in response to a change in the output of another DAC. It is measured with a full-scale output change on one DAC (or soft power-down and power-up) while monitoring another DAC kept at midscale. It is expressed in  $\mu V$ .

DC crosstalk due to load current change is a measure of the impact that a change in load current on one DAC has to another DAC kept at midscale. It is expressed in  $\mu V/mA$ .

#### **Digital Crosstalk**

Digital crosstalk is the glitch impulse transferred to the output of one DAC at midscale in response to a full-scale code change (all 0s to all 1s and vice versa) in the input register of another DAC. It is measured in standalone mode and is expressed in nV-s.

### **Data Sheet**

### AD5627R/AD5647R/AD5667R, AD5627/AD5667

#### **Analog Crosstalk**

Analog crosstalk is the glitch impulse transferred to the output of one DAC due to a change in the output of another DAC. It is measured by loading one of the input registers with a full-scale code change (all 0s to all 1s and vice versa), then executing a software  $\overline{\text{LDAC}}$  and monitoring the output of the DAC whose digital code was not changed. The area of the glitch is expressed in nV-s.

#### **DAC-to-DAC Crosstalk**

DAC-to-DAC crosstalk is the glitch impulse transferred to the output of one DAC due to a digital code change and subsequent analog output change of another DAC. It is measured by loading the attack channel with a full-scale code change (all 0s to all 1s and vice versa) with  $\overline{\text{LDAC}}$  low while monitoring the output of the victim channel that is at midscale. The energy of the glitch is expressed in nV-s.

#### **Multiplying Bandwidth**

The multiplying bandwidth is a measure of the finite bandwidth of the amplifiers within the DAC. A sine wave on the reference (with full-scale code loaded to the DAC) appears on the output. The multiplying bandwidth is the frequency at which the output amplitude falls to 3 dB below the input.

#### **Total Harmonic Distortion (THD)**

THD is the difference between an ideal sine wave and the attenuated version using the DAC. The sine wave is used as the reference for the DAC, and the THD is a measurement of the harmonics present on the DAC output. It is measured in dB.

# THEORY OF OPERATION D/A SECTION

The AD5627R/AD5647R/AD5667R, AD5627/AD5667 DACs are fabricated on a CMOS process. The architecture consists of a string DAC followed by an output buffer amplifier. Figure 52 shows a block diagram of the DAC architecture.



Figure 52. DAC Architecture

Because the input coding to the DAC is straight binary, the ideal output voltage when using an external reference is given by

$$V_{OUT} = V_{REFIN} \times \left(\frac{D}{2^N}\right)$$

The ideal output voltage when using the internal reference is given by

$$V_{OUT} = 2 \times V_{REFOUT} \times \left(\frac{D}{2^N}\right)$$

where

*D* is the decimal equivalent of the binary code that is loaded to the DAC register:

0 to 4095 for AD5627R/AD5627 (12-bit).

0 to 16,383 for AD5647R (14-bit).

0 to 65,535 for AD5667R/AD5667 (16-bit).

N is the DAC resolution.

#### **RESISTOR STRING**

The resistor string is shown in Figure 53. It is simply a string of resistors, each of value R. The code loaded to the DAC register determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. Because it is a string of resistors, it is guaranteed monotonic.

#### **OUTPUT AMPLIFIER**

The output buffer amplifier can generate rail-to-rail voltages on the output, which gives an output range of 0 V to  $V_{\rm DD}.$  It can drive a load of 2 k $\Omega$  in parallel with 1000 pF to GND. The source and sink capabilities of the output amplifier can be seen in Figure 33 and Figure 34. The slew rate is 1.8 V/µs with a ¼ to ¾ full-scale settling time of 7 µs.



Figure 53. Resistor String

#### **INTERNAL REFERENCE**

The AD5627R/AD5647R/AD5667R feature an on-chip reference. Versions without the R suffix require an external reference. The on-chip reference is off at power-up and enabled via a write to a control register. See the Internal Reference Setup section for details.

Versions packaged in a 10-lead LFCSP package have a 1.25 V reference, giving a full-scale output of 2.5 V. These devices can operate with a  $V_{\rm DD}$  supply of 2.7 V to 5.5 V. Versions packaged in a 10-lead MSOP package have a 2.5 V reference, giving a full-scale output of 5 V. The devices are functional with a  $V_{\rm DD}$  supply of 4.5 V to 5.5 V, but with a  $V_{\rm DD}$  supply of less than 5 V, the output is clamped to  $V_{\rm DD}$ . See the Ordering Guide for a full list of models. The internal reference associated with each device is available at the  $V_{\rm REFOUT}$  pin.

A buffer is required if the reference output drives external loads. When using the internal reference, it is recommended that a 100 nF capacitor be placed between the reference output and GND for reference stability.

#### **EXTERNAL REFERENCE**

The AD5627/AD5667 require an external reference, which is applied at the  $V_{\text{REFIN}}$  pin. The  $V_{\text{REFIN}}$  pin on the AD5627R/AD5647R/AD5667R allows the use of an external reference if the application requires it. The default condition of the on-chip reference is off at power-up. All devices can be operated from a single 2.7 V to 5.5 V supply.

#### **SERIAL INTERFACE**

The AD5627R/AD5647R/AD5667R, AD5627/AD5667 have 2-wire I<sup>2</sup>C-compatible serial interfaces (refer to *I*<sup>2</sup>C-Bus Specification, Version 2.1, January 2000, available from Philips Semiconductor). The AD5627R/AD5647R/AD5667R, AD5627/AD5667 can be connected to an I<sup>2</sup>C bus as a slave device, under the control of a master device. See Figure 3 for a timing diagram of a typical write sequence.

The AD5627R/AD5647R/AD5667R, AD5627/AD5667 support standard (100 kHz), fast (400 kHz), and high speed (3.4 MHz) data transfer modes. High speed operation is only available on select models. See the Ordering Guide for a full list of models. Support is not provided for 10-bit addressing and general call addressing.

The AD5627R/AD5647R/AD5667R, AD5627/AD5667 each have a 7-bit slave address. The five MSBs are 00011 and the two LSBs (A1, A0) are set by the state of the ADDR address pin. The facility to make hardwired changes to ADDR allows the user to incorporate up to three of these devices on one bus, as outlined in Table 7.

**Table 7. Device Address Selection** 

| ADDR Pin Connection | A1 | A0 |
|---------------------|----|----|
| $V_{DD}$            | 0  | 0  |
| No Connection       | 1  | 0  |
| GND                 | 1  | 1  |

The 2-wire serial bus protocol operates as follows:

- 1. The master initiates data transfer by establishing a start condition when a high-to-low transition on the SDA line occurs while SCL is high. The following byte is the address byte, which consists of the 7-bit slave address. The slave address corresponding to the transmitted address responds by pulling SDA low during the 9th clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to, or read from, the shift register.
- Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL.
- 3. When all data bits have been read or written, a stop condition is established. In write mode, the master pulls the SDA line high during the 10<sup>th</sup> clock pulse to establish a stop condition. In read mode, the master issues a no acknowledge for the 9<sup>th</sup> clock pulse (that is, the SDA line remains high). The master then brings the SDA line low before the 10<sup>th</sup> clock pulse, and then high during the 10<sup>th</sup> clock pulse to establish a stop condition.

#### WRITE OPERATION

When writing to the AD5627R/AD5647R/AD5667R, AD5627/AD5667, the user must begin with a start command followed by an address byte (R/ $\overline{W}$ = 0), after which the DAC acknowledges that it is prepared to receive data by pulling SDA low. The AD5627R/AD5647R/AD5667R, AD5627/AD5667 requires two bytes of data for the DAC and a command byte that controls various DAC functions. Three bytes of data must therefore be written to the DAC, the command byte followed by the most significant data byte and the least significant data byte, as shown in Figure 54. All these data bytes are acknowledged by the AD5627R/AD5647R/AD5667R, AD5627/AD5667. A stop condition follows.

#### **READ OPERATION**

When reading data back from the AD5627R/AD5647R/AD5667R, AD5627/AD5667, the user begins with a start command followed by an address byte  $(R/\overline{W}=1)$ , after which the DAC acknowledges that it is prepared to transmit data by pulling SDA low. Three bytes of data are then read from the DAC, which are acknowledged by the master, as shown in Figure 55. A stop condition follows.

#### **HIGH SPEED MODE**

The AD5627RBRMZ and the AD5667RBRMZ offer high speed serial communication with a clock frequency of 3.4 MHz. See the Ordering Guide for details.

High speed mode communication commences after the master addresses all devices connected to the bus with the Master Code 00001XXX to indicate that a high speed mode transfer is to begin (see Figure 56). No device connected to the bus is permitted to acknowledge the high speed master code. Therefore, the code is followed by a no acknowledge. The master must then issue a repeated start followed by the device address. The selected device then acknowledges the address.

All devices continue to operate in high speed mode until the master issues a stop condition. When the stop condition is issued, the devices return to standard/fast mode. The device also returns to standard/fast mode when  $\overline{\rm CLR}$  is activated while the device is in high speed mode.



Figure 56. Placing the AD5627RBRMZ-2/AD5667RBRMZ-2 in High Speed Mode

#### **INPUT SHIFT REGISTER**

The input shift register is 24 bits wide. Data is loaded into the device as a 24-bit word under the control of a serial clock input, SCL. The timing diagram for this operation is shown in Figure 3. The 8 MSBs make up the command byte. DB23 is reserved and should always be set to 0 when writing to the device. DB22 (S) selects multiple byte operation The next three bits are the command bits (C2, C1, C0) that control the mode of operation of the device. See Table 8 for details. The last 3 bits of first byte are the address bits (A2, A1, A0). See Table 9 for details. The rest of the bits are the 16-, 14-, 12-bit data word. The data word comprises the 16-, 14-, 12-bit input code followed by two or four don't cares for the AD5647R and the AD5627R/AD5627, respectively (see Figure 59 through Figure 61).

#### **MULTIPLE BYTE OPERATION**

Multiple byte operation is supported on the AD5627R/AD5647R/AD5667R, AD5627/AD5667. A 2-byte operation is useful for applications that require fast DAC updating and do not need to change the command byte. The S bit (DB22) in the command register can be set to 1 for 2-byte mode of operation (see Figure 57). For standard 3-byte and 4-byte operation, the S bit (DB22) in the command byte should be set to 0 (see Figure 58).

#### **BROADCAST MODE**

Broadcast addressing is supported on the AD5627R/AD5647R/AD5667R, AD5627/AD5667. Broadcast addressing can be synchronously update or power down multiple AD5627R/AD5647R/AD5667R, AD5627/AD5667 devices. Using the broadcast address, the AD5627R/AD5647R/AD5667R, AD5627/AD5667 responds regardless of the states of the address pins. Broadcast is supported only in write mode. The AD5627R/AD5647R/AD5647R/AD5667R, AD5627/AD5667 broadcast address is 00010000.

**Table 8. Command Definition** 

| C2 | <b>C</b> 1 | CO | Command                                                                       |
|----|------------|----|-------------------------------------------------------------------------------|
| 0  | 0          | 0  | Write to input register n                                                     |
| 0  | 0          | 1  | Update DAC register n                                                         |
| 0  | 1          | 0  | Write to input register $n$ , update all (software $\overline{\text{LDAC}}$ ) |
| 0  | 1          | 1  | Write to and update DAC channel <i>n</i>                                      |
| 1  | 0          | 0  | Power up/power down                                                           |
| 1  | 0          | 1  | Reset                                                                         |
| 1  | 1          | 0  | LDAC register setup                                                           |
| 1  | 1          | 1  | Internal reference setup (on/off)                                             |

**Table 9. DAC Address Command** 

| A2 | A1 | A0 | ADDRESS (n) |
|----|----|----|-------------|
| 0  | 0  | 0  | DAC A       |
| 0  | 0  | 1  | DAC B       |
| 1  | 1  | 1  | Both DACs   |

#### **LDAC FUNCTION**

The AD5627R/AD5647R/AD5667R, AD5627/AD5667 DACs have double-buffered interfaces consisting of two banks of registers, input registers and DAC registers. The input registers are connected directly to the input shift register, and the digital code is transferred to the relevant input register on completion of a valid write sequence. The DAC registers contain the digital codes used by the resistor strings.

Access to the DAC registers is controlled by the  $\overline{\text{LDAC}}$  pin. When the  $\overline{\text{LDAC}}$  pin is high, the DAC registers are latched and the input registers can change state without affecting the contents of the DAC registers. When  $\overline{\text{LDAC}}$  is brought low, however, the DAC registers become transparent and the contents of the input registers are transferred to them. The double-buffered interface is useful if the user requires simultaneous updating of all DAC outputs. The user can write to one of the input registers individually and then, by bringing  $\overline{\text{LDAC}}$  low when writing to the other DAC input register, all outputs update simultaneously.

These devices each contain an extra feature whereby a DAC register is not updated unless the input register has been updated since the last time LDAC was brought low. Normally, when LDAC is brought low, the DAC registers are filled with the contents of the input registers. In the case of the AD5627R/AD5647R/AD5667R, AD5627/AD5667, the DAC register updates only if the input register has changed since the last time the DAC register was updated, thereby removing unnecessary digital crosstalk.

The outputs of all DACs can be simultaneously updated, using the hardware  $\overline{\text{LDAC}}$  pin.

**Data Sheet** 



Figure 61. AD5627R/AD5627 Input Shift Register (12-Bit DAC)

### Synchronous LDAC

The DAC registers are updated after new data is read in.  $\overline{\text{LDAC}}$  can be permanently low or pulsed.

#### Asynchronous LDAC

The outputs are not updated at the same time that the input registers are written to. When  $\overline{\text{LDAC}}$  goes low, the DAC registers are updated with the contents of the input register.

The LDAC register gives the user full flexibility and control over the hardware  $\overline{LDAC}$  pin. This register allows the user to select which combination of channels to simultaneously update when the hardware  $\overline{LDAC}$  pin is executed. Setting the  $\overline{LDAC}$  bit register to 0 for a DAC channel means that the update of this channel is controlled by the  $\overline{LDAC}$  pin. If this bit is set to 1, this channel synchronously updates, that is, the DAC register is updated after new data is read in, regardless of the state of the  $\overline{LDAC}$  pin. It effectively sees the  $\overline{LDAC}$  pin as being pulled low. See Table 10 for the  $\overline{LDAC}$  register mode of operation. This flexibility is useful in applications when the user wants to simultaneously update select channels while the rest of the channels are synchronously updating.

Writing to the DAC using Command 110 loads the 2-bit  $\overline{LDAC}$  register [DB1:DB0]. The default for each channel is 0, that is, the  $\overline{LDAC}$  pin works normally. Setting the bits to 1 means the DAC register is updated, regardless of the state of the  $\overline{LDAC}$  pin. See Figure 63 for contents of the input shift register during the  $\overline{LDAC}$  register setup command.

Table 10. LDAC Register Mode of Operation: Load DAC Register

| LDAC Bits<br>(DB1 to DB0) | LDAC Pin       | LDAC Operation                                           |
|---------------------------|----------------|----------------------------------------------------------|
| 0                         | 1/0            | Determined by LDAC pin.                                  |
| 1                         | x = don't care | The DAC registers are updated after new data is read in. |

#### **POWER-DOWN MODES**

Command 100 is reserved for the power-up/down function. The power-up/down modes are programmed by setting Bit DB5 and Bit DB4. This defines the output state of the DAC amplifier, as shown in Table 11. Bit DB1 and Bit DB0 determine to which DAC or DACs the power-up/down command is applied. Setting one of these bits to 1 applies the power-up/down state defined by DB5 and DB4 to the corresponding DAC. If a bit is 0, the state of the DAC is unchanged. Figure 65 shows the contents of the input shift register for the power up/down command.

When Bit DB5 and Bit DB4 are set to 0, the deice works normally with the normal power consumption of 400  $\mu A$  at 5 V. However, for the three power-down modes, the supply current falls to 480 nA at 5 V. Not only does the supply current fall, but the output stage is also internally switched from the output of the amplifier to a resistor network of known values. This allows the output impedance of the device to be known while the device is in power-down mode. The outputs can either be connected internally to GND through a 1 k $\Omega$  or 100 k $\Omega$  resistor, or left open-circuited (three-state) as shown in Figure 62.

Table 11. Modes of Operation for the AD5627R/AD5647R/AD5667R, AD5627/AD5667

| DB5 | DB4 | Operating Mode              |
|-----|-----|-----------------------------|
| 0   | 0   | Normal operation            |
|     |     | Power-down modes            |
| 0   | 1   | 1 kΩ pull-down to GND       |
| 1   | 0   | 100 kΩ pull-down to GND     |
| 1   | 1   | Three-state, high impedance |



Figure 62. Output Stage During Power-Down

The bias generator, the output amplifier, the resistor string, and other associated linear circuitry are shut down when power-down mode is activated. However, the contents of the DAC register are unaffected when in power-down. The time to exit power-down is typically 4  $\mu s$  for  $V_{\rm DD}=5$  V.

| R        | s                                 | C2 | C1    | C0 | A2 | A1                | A0 | DB15 | DB14 | DB13 | DB12  | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5   | DB4  | DB3 | DB2 | DB1  | DB0      |
|----------|-----------------------------------|----|-------|----|----|-------------------|----|------|------|------|-------|------|------|-----|-----|-----|-----|-------|------|-----|-----|------|----------|
| 0        | х                                 | 1  | 1     | 0  | A2 | A1                | A0 | х    | х    | Х    | Х     | Х    | х    | Х   | х   | х   | Х   | Х     | х    | Х   | Х   | DACB | DACA     |
| RESERVED | DON'T<br>CARE                     | C  | OMMAN | ID |    | C ADDR<br>ON'T CA |    |      |      |      | DON'T | CARE |      |     |     |     |     | DON'1 | CARE |     |     |      | <b>\</b> |
|          | DAC SELECT<br>(0 = LDAC PIN ENABI |    |       |    |    |                   |    |      |      |      |       |      |      |     |     |     |     |       |      |     |     |      |          |

Figure 63. LDAC Setup Command

#### POWER-ON RESET AND SOFTWARE RESET

The AD5627R/AD5647R/AD5667R, AD5627/AD5667 contain a power-on reset circuit that controls the output voltage during power-up. The device powers up to 0 V and the output remains powered up at this level until a valid write sequence is made to the DAC. This is useful in applications where it is important to know the state of the output of the DAC while it is in the process of powering up. Any events on LDAC or CLR during power-on reset are ignored.

There is also a software reset function. Command 101 is the software reset command. The software reset command contains two reset modes that are software programmable by setting Bit DB0 in the input shift register.

Table 12 shows how the state of the bit corresponds to the software reset modes of operation of the devices. Figure 64 shows the contents of the input shift register during the software reset mode of operation.

After a full software reset (DB0 = 1), there must be a short time delay, approximately 5  $\mu$ s, to complete the reset. During the reset, a low pulse can be observed on the CLR line. If the next I²C transaction commences before the CLR line returns high, that I²C transaction is ignored.

Table 12. Software Reset Modes for the AD5627R/AD5647R/AD5667R, AD5627/AD5667

| DAC register                      |
|-----------------------------------|
|                                   |
| Input shift register              |
| DAC register                      |
| Input shift register              |
| LDAC register                     |
| Power-down register               |
| Internal reference setup register |
|                                   |

#### CLEAR PIN (CLR)

The AD5627R/AD5647R/AD5667R, AD5627/AD5667 has an asynchronous clear input. The  $\overline{CLR}$  input is falling edge sensitive. While  $\overline{CLR}$  is low, all  $\overline{LDAC}$  pulses are ignored. When  $\overline{CLR}$  is activated, zero scale is loaded to all input and DAC registers. This clears the output to 0 V. The device exits clear code mode on the on the falling edge of the ninth clock pulse of the last byte of valid write. If  $\overline{CLR}$  is activated during a write sequence, the write is aborted. If  $\overline{CLR}$  is activated during high speed mode, the device exits high speed mode to standard/fast mode.

#### **INTERNAL REFERENCE SETUP (R VERSIONS)**

The on-chip reference is off at power-up by default. It can be turned on by sending the reference setup command (111) and setting DB0 in the input shift register. Table 13 shows how the state of the bit corresponds to the mode of operation. See Figure 66 for the contents of the input shift register during the internal reference setup command.

**Table 13. Reference Setup Command** 

| DB0 | Action                           |
|-----|----------------------------------|
| 0   | Internal reference off (default) |
| 1   | Internal reference on            |

## **Data Sheet**

# AD5627R/AD5647R/AD5667R, AD5627/AD5667

DAC SELECTED) 88

| х        | s                                 | C2                                          | C1   | C0 | A2 | A1               | A0 | DB15 | DB14    | DB1  | DB12           | DB1    | 1 DB10 | DB9  | DB8  | DB7        | DB6 | DB5 | DB4 | DB3 | DB  | 2 DB | 1 DB  | 10   |
|----------|-----------------------------------|---------------------------------------------|------|----|----|------------------|----|------|---------|------|----------------|--------|--------|------|------|------------|-----|-----|-----|-----|-----|------|-------|------|
| 0        | х                                 | 1                                           | 0    | 1  | х  | х                | х  | х    | х       | х    | х              | х      | х      | х    | х    | х          | х   | х   | х   | х   | х   | х    | RS    | т    |
| RESERVED | DON'T<br>CARE                     | c                                           | ОММА | ND |    | C ADDI<br>ON'T C |    |      |         |      | DON            | 'T CAR | E      |      |      | DON'T CARE |     |     |     |     |     |      | RESET | MODE |
|          | Figure 64. Software Reset Command |                                             |      |    |    |                  |    |      |         |      |                |        |        |      |      |            |     |     |     |     |     |      |       |      |
| R        | s                                 | C2                                          | C1   | C0 | A2 | A1               | Α0 | DB15 | DB14    | DB13 | DB12           | DB11   | DB10   | DB9  | DB8  | DB7        | DB6 | DB5 | DB4 | DB3 | DB2 | DB1  | DB0   | 1    |
| 0        | х                                 | 1                                           | 0    | 0  | х  | х                | х  | х    | х       | Х    | х              | Х      | х      | х    | х    | х          | х   | PD1 | PD0 | х   | Х   | DACB | DACA  | .]   |
| ESERVED  | DON'T<br>CARE                     | COMMAND DAC ADDRESS (DON'T CARE) DON'T CARE |      |    |    |                  |    |      | DON'T ( | CARE | POWI<br>DOWN N | ER-    | DON'T  | CARE | <br> | <b>A</b>   |     |     |     |     |     |      |       |      |

Figure 65. Power Up/Down Command

| _ |          |       |    |       |    |    |                 |    |      |      |      |       |      |      |     |     |     |     |     |        |     |     |     |           |          |
|---|----------|-------|----|-------|----|----|-----------------|----|------|------|------|-------|------|------|-----|-----|-----|-----|-----|--------|-----|-----|-----|-----------|----------|
|   | R        | s     | C2 | C1    | C0 | A2 | A1              | A0 | DB15 | DB14 | DB13 | DB12  | DB11 | DB10 | DB9 | DB8 | DB7 | DB6 | DB5 | DB4    | DB3 | DB2 | DB1 | DB0       | ĺ        |
| ſ | 0        | х     | 1  | 1     | 1  | х  | х               | х  | х    | х    | х    | х     | х    | х    | х   | х   | х   | х   | х   | х      | х   | х   | х   | REF       |          |
|   | RESERVED | DON'T | C  | OMMAN | ND |    | ADDR<br>ON'T CA |    |      |      |      | DON'T | CARE |      |     |     |     |     | D   | ON'T C | ARE |     |     | REFERENCE | 6242,114 |

Figure 66. Reference Setup Command

### APPLICATION INFORMATION

# USING A REFERENCE AS A POWER SUPPLY FOR THE AD5627R/AD5647R/AD5667R, AD5627/AD5667

Because the supply current required by the AD5627R/AD5647R/AD5667R, AD5627/AD5667 is extremely low, an alternative option is to use a voltage reference to supply the required voltage to the device (see Figure 67). This is especially useful if the power supply is quite noisy, or if the system supply voltages are at some value other than 5 V or 3 V, for example, 15 V. The voltage reference outputs a steady supply voltage for the AD5627R/AD5647R/AD5667R, AD5627/AD5667. If the low dropout REF195 is used, it must supply 450  $\mu$ A of current to the AD5627R/AD5647R/AD5667R, AD5627/AD5667 with no load on the output of the DAC. When the DAC output is loaded, the REF195 must also supply the current to the load. The total current required (with a 5 k $\Omega$  load on the DAC output) is

$$450 \,\mu\text{A} + (5 \,\text{V}/5 \,\text{k}\Omega) = 1.45 \,\text{mA}$$

The load regulation of the REF195 is typically 2 ppm/mA, resulting in a 2.9 ppm (14.5  $\mu$ V) error for the 1.45 mA current drawn from it. This corresponds to a 0.191 LSB error.



Figure 67. REF195 as Power Supply to the AD5627R/AD5647R/AD5667R, AD5627/AD5667

# BIPOLAR OPERATION USING THE AD5627R/AD5647R/AD5667R, AD5627/AD5667

The AD5627R/AD5647R/AD5667R, AD5627/AD5667 has been designed for single-supply operation, but a bipolar output range is also possible using the circuit in Figure 68. The circuit gives an output voltage range of  $\pm 5$  V. Rail-to-rail operation at the amplifier output is achieved using an AD820 or an OP295 as the output amplifier.

The output voltage for any input code can be calculated as follows:

$$V_{O} = \left[ V_{DD} \times \left( \frac{D}{65,536} \right) \times \left( \frac{R1 + R2}{R1} \right) - V_{DD} \times \left( \frac{R2}{R1} \right) \right]$$

where *D* represents the input code in decimal (0 to 65535). With  $V_{DD} = 5$  V,  $R1 = R2 = 10 \text{ k}\Omega$ ,

$$V_O = \left(\frac{10 \times D}{65,536}\right) - 5 \text{ V}$$

This is an output voltage range of  $\pm 5$  V, with 0x0000 corresponding to a -5 V output, and 0xFFFF corresponding to a +5 V output.



Figure 68. Bipolar Operation with the AD5627R/AD5647R/AD5667R, AD5627/AD5667

#### POWER SUPPLY BYPASSING AND GROUNDING

When accuracy is important in a circuit, it is helpful to carefully consider the power supply and ground return layout on the board. The printed circuit board containing the AD5627R/AD5647R/AD5667R, AD5627/AD5667 should have separate analog and digital sections, each having its own area of the board. If the AD5627R/AD5647R/AD5667R, AD5627/AD5667 are in a system where other devices require an AGND to DGND connection, the connection should be made at one point only. This ground point should be as close as possible to the AD5627R/AD5647R/AD5667R, AD5627/AD5667.

The power supply to the AD5627R/AD5647R/AD5667R, AD5627/AD5667 should be bypassed with 10  $\mu F$  and 0.1  $\mu F$  capacitors. The capacitors should be located as close as possible to the device, with the 0.1  $\mu F$  capacitor ideally right up against the device. The 10  $\mu F$  capacitor should be the tantalum bead type. It is important that the 0.1  $\mu F$  capacitor have low effective series resistance (ESR) and effective series inductance (ESI), for example, common ceramic types of capacitors. This 0.1  $\mu F$  capacitor provides a low impedance path to ground for high frequencies caused by transient currents due to internal logic switching.

The power supply line itself should have as large a trace as possible to provide a low impedance path and to reduce glitch effects on the supply line. Clocks and other fast switching digital signals should be shielded from other devices of the board by digital ground. Avoid crossover of digital and analog signals if possible. When traces cross on opposite sides of the board, ensure that they run at right angles to each other to reduce feedthrough effects through the board. The best board layout technique is the microstrip technique where the component side of the board is dedicated to the ground plane only and the signal traces are placed on the solder side. However, this is not always possible with a two-layer board.

### **OUTLINE DIMENSIONS**



Figure 69. 10-Lead Lead Frame Chip Scale Package [LFCSP\_WD] 3 mm x 3 mm Body, Very Very Thin, Dual Lead (CP-10-9) Dimensions shown in millimeters



Figure 70. 10-Lead Mini Small Outline Package [MSOP] (RM-10) Dimensions shown in millimeters

#### **ORDERING GUIDE**

|                    | Temperature     |             | On-Chip   | Max I <sup>2</sup> C | Package          | Package |          |
|--------------------|-----------------|-------------|-----------|----------------------|------------------|---------|----------|
| Model <sup>1</sup> | Range           | Accuracy    | Reference | Speed                | Description      | Option  | Branding |
| AD5627BCPZ-R2      | -40°C to +105°C | ±1 LSB INL  | None      | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | DA1      |
| AD5627BCPZ-REEL7   | -40°C to +105°C | ±1 LSB INL  | None      | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | DA1      |
| AD5627BRMZ         | -40°C to +105°C | ±1 LSB INL  | None      | 400 kHz              | 10-Lead MSOP     | RM-10   | DA1      |
| AD5627BRMZ-REEL7   | -40°C to +105°C | ±1 LSB INL  | None      | 400 kHz              | 10-Lead MSOP     | RM-10   | DA1      |
| AD5627RBCPZ-R2     | -40°C to +105°C | ±1 LSB INL  | 1.25 V    | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | D9J      |
| AD5627RBCPZ-REEL7  | -40°C to +105°C | ±1 LSB INL  | 1.25 V    | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | D9J      |
| AD5627RBRMZ-1      | -40°C to +105°C | ±1 LSB INL  | 2.5 V     | 400 kHz              | 10-Lead MSOP     | RM-10   | DA7      |
| AD5627RBRMZ-1REEL7 | -40°C to +105°C | ±1 LSB INL  | 2.5 V     | 400 kHz              | 10-Lead MSOP     | RM-10   | DA7      |
| AD5627RBRMZ-2      | -40°C to +105°C | ±1 LSB INL  | 2.5 V     | 3.4 MHz              | 10-Lead MSOP     | RM-10   | DA8      |
| AD5627RBRMZ-2REEL7 | -40°C to +105°C | ±1 LSB INL  | 2.5 V     | 3.4 MHz              | 10-Lead MSOP     | RM-10   | DA8      |
| AD5647RBCPZ-R2     | -40°C to +105°C | ±4 LSB INL  | 1.25 V    | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | D9G      |
| AD5647RBCPZ-REEL7  | −40°C to +105°C | ±4 LSB INL  | 1.25 V    | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | D9G      |
| AD5647RBRMZ        | -40°C to +105°C | ±4 LSB INL  | 2.5 V     | 400 kHz              | 10-Lead MSOP     | RM-10   | D9G      |
| AD5647RBRMZ-REEL7  | -40°C to +105°C | ±4 LSB INL  | 2.5 V     | 400 kHz              | 10-Lead MSOP     | RM-10   | D9G      |
| AD5667BCPZ-R2      | -40°C to +105°C | ±12 LSB INL | None      | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | D9Z      |
| AD5667BCPZ-REEL7   | -40°C to +105°C | ±12 LSB INL | None      | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | D9Z      |
| AD5667BRMZ         | -40°C to +105°C | ±12 LSB INL | None      | 400 kHz              | 10-Lead MSOP     | RM-10   | D9Z      |
| AD5667BRMZ-REEL7   | -40°C to +105°C | ±12 LSB INL | None      | 400 kHz              | 10-Lead MSOP     | RM-10   | D9Z      |
| AD5667RBCPZ-R2     | -40°C to +105°C | ±12 LSB INL | 1.25 V    | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | D8X      |
| AD5667RBCPZ-REEL7  | −40°C to +105°C | ±12 LSB INL | 1.25 V    | 400 kHz              | 10-Lead LFCSP_WD | CP-10-9 | D8X      |
| AD5667RBRMZ-1      | -40°C to +105°C | ±12 LSB INL | 2.5 V     | 400 kHz              | 10-Lead MSOP     | RM-10   | DA5      |
| AD5667RBRMZ-1REEL7 | −40°C to +105°C | ±12 LSB INL | 2.5 V     | 400 kHz              | 10-Lead MSOP     | RM-10   | DA5      |
| AD5667RBRMZ-2      | -40°C to +105°C | ±12 LSB INL | 2.5 V     | 3.4 MHz              | 10-Lead MSOP     | RM-10   | DA6      |
| AD5667RBRMZ-2REEL7 | −40°C to +105°C | ±12 LSB INL | 2.5 V     | 3.4 MHz              | 10-Lead MSOP     | RM-10   | DA6      |
| EVAL-AD5667RSDZ    |                 |             |           |                      | Evaluation Board |         |          |

 $<sup>^{1}</sup>$  Z = RoHS Compliant Part.

I<sup>2</sup>C refers to a communications protocol originally developed by Philips Semiconductors (now NXP Semiconductors).



www.analog.com