

## **Ordering Information**



#### Note:

#### Richtek products are:

- ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

## **Marking Information**



## **Pin Configurations**

(TOP VIEW)



MSOP-10

# **Functional Pin Description**

| Pin No. | Pin Name | Pin Function                                                                                                                                                                                                                         |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | FB       | Voltage Regulator Feedback Input. Connect a resistive divider from output to FB to GND to set the maximum output voltage and voltage regulation set-point.                                                                           |
| 2       | VOUT     | Output Voltage Connection. VOUT is the lower reference voltage for the GATE charge pump.                                                                                                                                             |
| 3       | GATE     | N-MOSFET Gate Drive Output.                                                                                                                                                                                                          |
| 4       | SNS      | Current Sense Input. Connect a sense resistor from VCC to SNS to monitor the current through the external N-MOSFET.                                                                                                                  |
| 5       | VCC      | Positive Supply Voltage Input.                                                                                                                                                                                                       |
| 6       | SHDN     | Shutdown Control Input.                                                                                                                                                                                                              |
| 7       | FLT      | Open-Collector Fault Output.                                                                                                                                                                                                         |
| 8       | PGOOD    | Open-Collector Power Good Indicator.                                                                                                                                                                                                 |
| 9       | GND      | Ground.                                                                                                                                                                                                                              |
| 10      | TMR      | Fault Timer Input. Connect a capacitor from TMR to GND to program the maximum time the part is allowed to remain in voltage regulation or current regulation mode. TMR capacitor with value greater than $0.47\mu F$ is recommended. |



# **Function Block Diagram**





### **Operation**

The RT1720 is an over-voltage and over-current protection regulator that drives an external N-MOSFET load switch. If the input voltage rises above the voltage set-point (set by the voltage divider at FB) the RT1720 linear-regulates the load voltage using the external load switch MOSFET, until the adjustable fault timer trips and turns the MOSFET off to prevent overheating. If the load draws more than the current set-point (set by the external sense resistor connected between SNS and VCC) the IC controls the load switch MOSFET as a current source to limit the output current, until the fault timer trips and turns off the MOSFET. These functions protect the load and system from faults and surges while potentially allowing the load to operate through short-term voltage or current overloads.

The RT1720 operates over a wide supply voltage range of 5V to 80V and can withstand reverse supply voltages up to 60V below ground without damage. Whenever it is enabled and no fault is detected, its internal charge pump generates a gate-source voltage of about 12V, fully enhancing the load switch MOSFET to minimize dissipation and voltage loss. During a fault condition, an external capacitor (at TMR) is slowly

charged by a  $25\mu A$  pull-up current and at 1.2V the  $\overline{FLT}$  output goes low, signaling a fault. The load switch MOSFET remains on until V<sub>TMR</sub> reaches 1.4V, giving time for any system housekeeping to occur before the MOSFET turns off.

If the fault condition ends or the MOSFET switch is turned off (eliminating the fault), the capacitor at TMR is slowly discharged by a 3.5 $\mu$ A pull-down current. When V<sub>TMR</sub> reaches 0.5V, GATE begins charging up and turns on the load switch, restarting the load automatically. The slower TMR discharge rate allows a low duty factor of operation, to prevent overheating the MOSFET or the load.

The RT1720 open-drain PGOOD output rises when the load switch turns on fully and the MOSFET's source approaches its drain voltage. This output signal can be used to enable downstream devices or to signal a system that normal operation can begin.

The IC's  $\overline{SHDN}$  input disables all functions and reduces the VCC quiescent current down to  $7\mu A$ .



| Absolute Maximum Ratings (Note 1)                                           |                |
|-----------------------------------------------------------------------------|----------------|
| • VCC, SNS                                                                  | -60V to 90V    |
| • SHDN                                                                      | -0.3V to 45V   |
| SHDN Input Current                                                          | - 1mA          |
| • VOUT                                                                      | -0.3V to 65V   |
| • GATE                                                                      | (GATE to VOUT) |
| • GATE to VOUT                                                              | (Note 5)       |
| • FB, TMR                                                                   | -0.3V to 10V   |
| • FLT, PGOOD                                                                | -0.3V to 12V   |
| • TMR, FB, VOUT, GATE, PGOOD, FLT (Note 6)                                  | -10mA          |
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |                |
| MSOP-10                                                                     | 0.27W          |
| Package Thermal Resistance (Note 2)                                         |                |
| MSOP-10, $\theta_{JA}$                                                      | 365°C/W        |
| Lead Temperature (Soldering, 10 sec.)                                       | 260°C          |
| Junction Temperature                                                        | 150°C          |
| Storage Temperature Range                                                   | −65°C to 150°C |
| • ESD Susceptibility (Note 3)                                               |                |
| HBM (Human Body Model)                                                      | 2kV            |
| MM (Machine Model)                                                          | 200V           |
| Recommended Operating Conditions (Note 4)                                   |                |
| • Supply Input Voltage, Vcc                                                 | 5V to 80V      |
| Output Voltage, Vout                                                        |                |
| Ambient Temperature Range                                                   |                |
| Junction Temperature Range                                                  |                |

## **Electrical Characteristics**

( $V_{CC} = 12V$ ,  $T_A = 25$ °C, unless otherwise specified)

| Parameter                | Symbol               | Test Conditions                                                      | Min | Тур | Max  | Unit |  |
|--------------------------|----------------------|----------------------------------------------------------------------|-----|-----|------|------|--|
| VCC Supply Current       | Icc                  | SHDN unconnected                                                     |     | 2.3 | 5    | mA   |  |
| VCC Supply Current       |                      | SHDN = GND                                                           | -   | 7   | 25   | μΑ   |  |
| Reverse Input Current    | I <sub>R</sub>       | $\frac{V_{SNS}}{SHDN} = V_{CC} = -30V,$                              |     | 0.3 | 1    | mA   |  |
| GATE Output High Voltage | ΔVGATE               | $V_{CC} = 5V$ ; ( $V_{GATE} - V_{OUT}$ )                             |     | 9   | 12   | V    |  |
| (Note 5)                 |                      | 80V ≥ V <sub>CC</sub> ≥ 8V ; (V <sub>GATE</sub> – V <sub>OUT</sub> ) |     | 12  | 16   |      |  |
| GATE Pull-Up Current     | I <sub>GATE_UP</sub> | V <sub>GATE</sub> = 12V                                              | -15 | -40 | -60  | - μΑ |  |
| OATE Tail-op Carrent     |                      | V <sub>GATE</sub> = 48V, V <sub>CC</sub> = 48V                       | -30 | -70 | -120 |      |  |

Copyright © 2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



| Paramet                       | er                             | Symbol                                    | Test Conditions                                                                   |           | Min  | Тур  | Max  | Unit |
|-------------------------------|--------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------|-----------|------|------|------|------|
| GATE Pull-Down Current        |                                |                                           | Over Voltage, V <sub>FB</sub> = 1.4V,<br>V <sub>GATE</sub> = 12V                  |           | 55   | 80   |      |      |
|                               |                                | IGATE_ON                                  | Over Current, V <sub>CC</sub> - V <sub>SNS</sub> = 120mV, V <sub>GATE</sub> = 12V |           |      | 3    |      | mA   |
|                               |                                |                                           | Shutdown Mode, SHDN = GND, VGATE = 12V                                            |           | 55   | 80   | 1    |      |
| FB Servo Voltage              | e                              | V <sub>FB</sub>                           | V <sub>OUT</sub> = 12V                                                            |           | 1.2  | 1.25 | 1.3  | V    |
| FB Input Current              | •                              | I <sub>FB</sub>                           | V <sub>FB</sub> = 1.25V                                                           |           |      | 0.3  | 1    | μΑ   |
| Over Current Fac              | ult                            | ΔVsns                                     | (Vcc - Vsns)                                                                      | Vcc = 12V | 45   | 50   | 55   | mV   |
| Threshold                     |                                |                                           |                                                                                   | Vcc = 48V | 43   | 48   | 53   |      |
| SNS Input Curre               | nt                             | I <sub>SNS</sub>                          | V <sub>SNS</sub> = V <sub>CC</sub> = 12V to 48V                                   |           |      | 120  |      | μΑ   |
| FLT, PGOOD Leakage<br>Current |                                | ILEAK                                     | $\frac{V_{PGOOD} = V_{\overline{FLT}}}{\overline{SHDN}} = GND$                    |           |      |      | 2    | μΑ   |
| TMR Pull-Up Cu                | TMR Pull-Up Current            |                                           | $V_{TMR} = 1V$ , $V_{FB} = 1.5V$ , or $\Delta V_{SNS} = 60$ mV                    |           |      | 25   |      | μΑ   |
| TMR Pull-Down Current         |                                | I <sub>TMR_DOWN</sub>                     | $V_{TMR} = 1V$ , $V_{FB} = 1V$ , or $\Delta V_{SNS} = 0V$                         |           | 2.5  | 3.5  | 5    | μΑ   |
| TMR Fault Thres Voltage       | TMR Fault Threshold<br>Voltage |                                           | FLT changes state                                                                 |           | 1.14 | 1.2  | 1.26 | V    |
| TMR GATE Off T                | hreshold                       | V <sub>TMR_L</sub>                        | GATE turns off                                                                    |           |      | 1.4  |      | V    |
| TMR GATE On T                 | hreshold                       | V <sub>TMR_UL</sub>                       | GATE turns on                                                                     |           |      | 0.5  |      | V    |
| FLT, PGOOD Ou                 | tput Low                       | VoL                                       | ISINK = 2mA                                                                       |           |      | 300  | 500  | mV   |
| Voltage                       | •                              |                                           | I <sub>SINK</sub> = 0.1mA                                                         |           |      | 120  | 300  | IIIV |
|                               |                                |                                           | Vout = Vcc = 12V                                                                  |           |      | 200  | 500  | μΑ   |
| VOUT Pin Input Current        |                                | $V_{OUT} = V_{CC}$ $\overline{SHDN} = GN$ |                                                                                   | ,         |      |      | 2    | mA   |
| VOUT High Threshold           |                                | ΔVουτ                                     | $\Delta V_{OUT} = V_{CC} - V_{OUT};$ PGOOD from Low to High                       |           | 0.4  | 0.8  | 1.1  | V    |
| SHDN Lo                       | ogic-High                      |                                           | V <sub>CC</sub> = 12V to 48V                                                      |           | 2.5  |      |      | V    |
|                               | ogic-Low                       |                                           | V <sub>CC</sub> = 12V to 48V                                                      |           |      |      | 0.5  | V    |
| SHDN Input Cur                | rent                           | I <sub>SHDN</sub>                         | V <sub>SHDN</sub> = 3V                                                            |           |      | 0.4  |      | μΑ   |

- **Note 1.** Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}$ C on a high effective thermal conductivity four-layer test board per JEDEC 51-7.
- Note 3. Devices are ESD sensitive. Handling precaution recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- **Note 5.** GATE to VOUT voltage is internally generated and clamped with specification shown in the electrical characteristics table. External driving at GATE pin is forbidden because it may damage the device.
- **Note 6.** All currents into device pins are positive, all currents out of device pins are negative. All voltages are referenced to GND unless otherwise specified.

# **Typical Application Circuit**



Figure 1. 4.5A, 27V Over-voltage Regulator



## **Typical Operating Characteristics**













2015













Copyright © 2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

















### **Application Information**

The RT1720 over-voltage and over-current protection controller directly drives an external N-MOSFET load switch to limit the voltage and current delivered to a load and to protect the load. If the supply voltage surges or the load draws excessive current, the RT1720 controls the MOSFET gate to regulate the voltage or current, keeping both below their adjustable thresholds. If any fault condition continues long enough to for the adjustable-length fault timer to time out, the MOSFET is turned off for some time and then the MOSFET automatically turns on again. MOSFET turn-on is slow and controlled, to prevent surge currents, making the circuit useful for soft-start and hot insertion applications.

#### **Fault Timer**

The RT1720's fault timer is activated during any over-voltage or over-current event. During an event, the capacitor at TMR ( $C_{TMR}$ ) is slowly charged. When the voltage at TMR reaches 1.2V, the open-drain  $\overline{FLT}$  output goes low and when  $V_{TMR}$  reaches 1.4V the MOSFET switch is turned off disconnecting the load. The time delay while  $V_{TMR}$  charges from 1.2V to 1.4V gives system software an opportunity to perform any required housekeeping functions. The fault timing is set by the external capacitor at TMR.

During an over-voltage fault, the MOSFET load switch is used to regulate the output voltage at the voltage level set by the FB resistive divider. During an over-current fault the current is regulated at the current level set by the current sense resistor at SNS. In both of these events, regulating the output voltage or current causes power dissipation in the external MOSFET load switch. The fault timer sets the maximum duration of the power dissipation stress. Select C<sub>TMR</sub> to keep the MOSFET power dissipation acceptable for the selected external MOSFET. If the MOSFET can withstand continuous dissipation for any possible fault, you can disable the timer by connecting TMR to ground.

When the fault timer reaches 1.4V and turns off the MOSFET, or if the fault ends before  $V_{TMR}$  reaches 1.4V, TMR slowly discharges the capacitor ( $C_{TMR}$ ). If the fault timer reaches 1.4V, the MOSFET load switch is turned off to allow the switch and the load to cool

while  $C_{TMR}$  is slowly discharged. The discharge is slower than the charge rate to reduce the overall duty factor for faults that last multiple TMR cycles. Once  $V_{TMR}$  reaches 0.5V,  $\overline{FLT}$  is released and the MOSFET turns on again in a controlled soft-start.

The duration of a fault before the MOSFET turns off is:

$$t_{FAULT} = \frac{C_{TMR} \times 1.4V}{25 \mu A}$$

The interval between  $\overline{\text{FLT}}$  asserting low and the MOSFET turning off is given by :

$$t_{WARNING} = \frac{C_{TMR} \times (1.4V - 1.2V)}{25\mu A}$$

The MOSFET cool down period is given by :

$$t_{COOLOFF} = \frac{C_{TMR} \times (1.4V - 0.5V)}{3\mu A}$$

#### **Over-Voltage Protection**

The RT1720's adjustable over-voltage protection function uses an external voltage divider at FB, from the output voltage to GND, to set the protection threshold voltage. When the voltage at FB exceeds 1.25V (typical), GATE is discharged sharply and the MOSFET begins turning off. As the MOSFET turns off and the voltage at FB drops, GATE begins charging up again. In this way, GATE reaches an equilibrium point and the output voltage is linear-regulated with FB at 1.25V.

During an over-voltage event, TMR begins charging while the over-voltage remains and GATE continues to linear-regulate the output voltage. Eventually,  $V_{TMR}$  may reach 1.2V (where the  $\overline{FLT}$  output goes low, signaling a fault) and then 1.4V (where GATE will turn completely off). If  $V_{TMR}$  does not reach 1.4V and the input voltage drops (allowing GATE to turn on fully), TMR will slowly discharge. The capacitor at TMR determines how long an over-voltage event may last without causing GATE to turn off and the output voltage to collapse completely.

The system operates normally while TMR charges during an over-voltage event but the excess input voltage is dropped across the external MOSFET and heat is dissipated. The capacitor at TMR should be



chosen carefully to allow the system to operate through expected over-voltage events without interruption, but to prevent prolonged excessive dissipation that might damage the external MOSFET or load.

The OVP voltage is set by the following equation:

$$Vout\_ovP = 1.25V \times \left(1 + \frac{R2}{R1}\right)$$

where R1 and R2 are the FB voltage divider from  $V_{OUT}$  to GND.

#### **Over-Current Protection**

The RT1720's adjustable over-current protection function uses a current-sense resistor between SNS and VCC to set the protection threshold voltage. When the voltage between these two pins exceeds 50mV (typical), GATE is discharged and the MOSFET begins turning off. As the MOSFET turns off and the output voltage drops, the load current decreases and the current sense voltage drop below the threshold. GATE begins charging up again and reaches an equilibrium point regulating the load current at the threshold.

During an over-current event, TMR begins charging while the over-current remains and GATE continues to regulate the load current. Eventually,  $V_{TMR}$  will reach 1.2V (where the  $\overline{FLT}$  output goes low, signaling a fault) and then 1.4V (where GATE will turn completely off). If  $V_{TMR}$  does not reach 1.4V and the excessive load current decreases (allowing GATE to turn on fully), TMR will slowly discharge. The capacitor at TMR determines how long an over-current event may last without causing GATE to turn off and the output voltage to collapse completely.

The system continues to operate somewhat normally (with reduced output voltage) while TMR charges during an over-current event but the voltage dropped across the external MOSFET during the high load current causes high dissipation in the external MOSFET and possibly the load. The capacitor at TMR should be chosen carefully to allow the system to operate through expected over-current events without interruption, but to prevent prolonged excessive dissipation that might damage the external MOSFET or load.

The current limit is set by the following equation:

$$I_{LIM} = \frac{50mV}{R_{SNS}}$$

#### **MOSEFT Selection**

The N-MOSFET load switch is the critical component for the protection circuit. Choosing an appropriate device is not difficult but there are many important requirements. The most important are:

- on-resistance (R<sub>DS(ON)</sub>)
- maximum current rating
- · maximum drain-source voltage
- maximum gate-source voltage
- power dissipation and safe operating area (SOA)
- gate threshold (for lower VIN applications)

For most of the time the MOSFET will be fully on. In that state, the voltage loss and power dissipation are a simple matter of R<sub>DS(ON)</sub> and current. Choose a device that doesn't drop more voltage than is acceptable considering the minimum value of the intended input voltage and the voltage requirements of the load, and one that can handle the required continuous current. Avoid logic-level MOSFETs with their low V<sub>GS</sub> maximum ratings, or add a GATE-VOUT clamp to avoid damaging. The RT1720 GATE drive voltage may be as high as 14V so standard-threshold MOSFETs with 20V V<sub>GS</sub> ratings is recommended.

When the MOSFET is turned off (whether in shutdown or in OVP or OCP) the full input voltage appears across the MOSFET. Choose a MOSFET with a maximum drain-source voltage exceeding your maximum input surge voltage.

During an over-voltage (OV) event, the MOSFET will linear regulate the output voltage delivered to the load. According to the timing determined by the capacitor connected at the TMR pin, the circuit will turn the load on and off periodically until the over-voltage ends. While linear-regulating, the MOSFET will dissipate power and heat up. Since TMR charges around seven times the rate that it discharges, the MOSFET will linear regulate with a duty cycle of about 12% during a long continuous OV event.

RT1720

RICHTEK

If the OV event is shorter than the TMR charge timing then examine the MOSFET's safe operating area (SOA) graph, using  $V_{\text{IN}} - V_{\text{OUT}}$  for MOSFET drain to source voltage and  $I_{\text{LOAD}(\text{VOUT})}$  for the drain current, to determine if the over-voltage event will cause MOSFET damage. It may be helpful to adjust  $C_{\text{TMR}}$  to meet the MOSFET's SOA limits.

If the OV event lasts more than one TMR cycle then the MOSFET will turn on and off, dissipating power each time it is on and linear regulating and cooling down when it is off. In this case, use one of the longer-timed areas of the SOA graph but adjust the drain current value by the 12% duty cycle of the MOSFET on periods to determine if the MOSFET will work. For thermal management, the MOSFET dissipation during long over-voltage events is:

 $PDMOSFET(OV) = DC \times (VIN - VOUT) \times ILOAD(VOUT)$ 

where DC is the duty cycle of linear regulation, typically about 12%.

During an over-current (OC) event the MOSFET will regulate the output current delivered to the load and the output voltage will collapse to whatever voltage is needed to sustain the OC threshold current. According to the timing determined by the capacitor connected at the TMR pin, the circuit will turn the load on and off periodically until the over-current event ends. While regulating the load current, the MOSFET will dissipate power and heat up. Unlike an OV event, the output voltage and the MOSFET's drain-source voltage may not be easily predicted. If the output is shorted the voltage may collapse nearly to zero, placing the entire input voltage across the MOSFET. Further, this type of event is likely to continue for long periods. If the output voltage during the OC event is not easily determined, use zero for Vout.

For the rare OC event that is short compared to the TMR timing, examine the MOSFET's safe operating area (SOA) graph, using  $V_{\text{IN}} - V_{\text{OUT}}$  for MOSFET drain to source voltage and your  $I_{\text{OC\_THRESHOLD}}$  for drain current, to determine if the over-current event will cause MOSFET damage.

If the OC event lasts more than one TMR cycle then the MOSFET will turn on and off, dissipating power each time it is on and cooling down when it is off. In this case,

use one of the longer timed areas of the SOA graph (perhaps the DC area) but adjust the IoC\_THRESHOLD value by the 12% duty cycle of the MOSFET on periods to determine if the MOSFET will work. For thermal management, the MOSFET dissipation during long over-current events is:

 $PD_{MOSFET(OV)} = DC \times (V_{IN} - V_{OUT}) \times I_{OC\_THRESHOLD}$  where DC is the duty cycle of current regulation, typically about 12%.

#### Parallel MOSFETs

Select a single MOSFET for most applications. If the R<sub>DS(ON)</sub> target is very low and difficult to achieve at the necessary voltage rating, multiple devices may be used in parallel. Parallel devices can decrease the voltage drop in normal operation and reduce dissipation. However, SOA requirements must generally be met by a single device.

In OV and OC conditions, GATE will decrease until the programmed output voltage or current is maintained. In that state, the MOSFET with the lowest threshold will carry more current than other parallel MOSFETs with higher thresholds, perhaps dramatically more. It's generally best to assume that one device will be subjected to the entire SOA stress.

#### **Shutdown**

The RT1720 enters a low current ( $7\mu A$  typical) shutdown mode when the voltage at the  $\overline{SHDN}$  pin goes below its 0.5V logic-low level. In shutdown all functions are turned off.

For automatic start-up, it's recommended to connect SHDN pin to

- (1) A voltage between 3V and 45V through a 100k resistor.
- (2) A voltage higher than 45V through a resistor with minimum value of the following formula,

 $R_{SHDN} = [V_{SHDN\_max} - 45V] / 0.25mA$ 

No external voltage clamp is needed since the pin clamps the input voltage. If external board leakage is kept below  $1\mu A$ , the pin can be left open and an internal current source will pull the pin voltage to about 2.5V.  $\overline{SHDN}$  may also be driven by a logic output to turn the IC on and off.

Copyright © 2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.



### **FLT** Output

The RT1720 includes an open-drain fault output that indicates the state of the TMR pin voltage. Typically,  $\overline{FLT}$  is externally pulled up to some positive voltage (such as VIN or a system logic supply) through a resistor such as  $100k\Omega$ .

When an over-voltage or over-current condition occurs, the TMR pin begins charging  $C_{TMR}$ . When  $V_{TMR}$  is less than the fault threshold (1.2V typical) the  $\overline{FLT}$  output remains unconnected allowing the external resistor to pull it high. When  $V_{TMR}$  exceeds the threshold, the  $\overline{FLT}$  output is internally pulled to GND, signaling that  $V_{TMR}$  is nearing the GATE latch threshold (1.4V typical) where the external MOSFET is turned completely off.

When GATE turns off or the fault ends, the  $\overline{FLT}$  output remains low while GATE is off, until V<sub>TMR</sub> reaches the GATE unlatch threshold (0.5V typical) and GATE turns the external MOSFET back on. The  $\overline{FLT}$  output rises when TMR reaches the threshold, indicating that GATE is beginning to turn on.

#### **PGOOD Output**

The RT1720's includes an open-drain PGOOD output. The PGOOD output's state relates to the VOUT voltage relative to VIN, rather than the absolute level of VOUT. Since it is open drain, PGOOD only shows a voltage level if it is externally pulled up to some positive voltage (such as VIN, VOUT, or a system logic supply) through a resistor such as  $100k\Omega$ .

When GATE begins charging and VOUT rises toward

VIN, PGOOD rises when VOUT is within the VOUT high threshold (VIN-1V typical). Once high, PGOOD stays high even if GATE turns off and VOUT falls, until VOUT discharges to about 2V (typical). Once low, PGOOD only rises again when GATE turns on and VOUT again approaches VIN. PGOOD is always high when SHDN is low and the IC is in its low-power shutdown state, unless PGOOD is pulled up to a voltage (like VOUT) that turns off in shutdown. PGOOD is not designed as a traditional power-good indicator. A traditional power-good indicator usually has a fixed threshold voltage and indicates if VOUT is above or below that threshold. The RT1720's PGOOD output is intended to indicate to downstream load devices that GATE has fully turned on the external MOSFET load switch and full output current is available. Enabling the load before GATE has fully turned on is poor practice because the load current causes high dissipation in a partially-enhanced MOSFET. Also, drawing a large load current through the partially-on MOSFET might cause the output voltage to collapse, possibly leaving system components in an unreliable logic state. PGOOD goes high (open-circuit) only when VOUT is reaching VIN and the MOSFET switch is nearly fully on. On MOSFET turn off (if SHDN falls or if there is a voltage or current fault) PGOOD stays high, allowing the load to operate as long as possible, until VOUT falls to about 2V (typical). Once PGOOD falls, it only rises again if the output voltage nears VIN.



### **Application Design Example**

Using the typical application circuit as a design example with the following specifications :

- Automotive Application
- V<sub>IN</sub> = 8V to 14V DC with transients up to 80V.
- Output Voltage : Vout ≤ 16V
- Current Limit (I<sub>LIM</sub>): 10A
- Overvoltage Duration: 25ms

Output Over-voltage Protection Setting:

To set the OVP threshold at 16V, choose R1 as 4.99k (giving a very robust  $250\mu A$  divider current) and calculate R2 according to the following equation :

$$R2 = R1 \times \left( \frac{V_{OVP}}{1.25V} - 1 \right) = 58.9k$$

Select R2 as a standard 1% value of 59k or use 56k and calculate the resulting threshold as :

$$V_{OVP} = 1.25V \times \left(\frac{R2}{R1} + 1\right) = 15.3V$$

**Current Limit Setting:** 

Calculate the sense resistor, Rsns, according to the following formula:

$$R_{SNS} = \frac{V_{SNS}}{I_{LIM}} = \frac{50mV}{10A} = 5m\Omega$$

Calculate the power dissipation of R<sub>SNS</sub> to avoid overheating the sense resistor :

PD(R<sub>SNS</sub>) =  $I_{LIM}^2 \times R_{SNS} = 1.2 \times (10A)^2 \times 5m\Omega = 0.6W$ Select a 1W sense resistor or consider a parallel combination of lower-wattage resistors.

Over-Voltage/Over-Current Timer Setting:

Calculate the value of fault timing capacitor ( $C_{TMR}$ ) using the typical TMR pull-up current and TMR latch threshold with the following formula :

$$C_{TMR} = \frac{t_{LATCH} \times i_{TMR\_UP}}{V_{TMR\_L}} = \frac{25ms \times 25\mu A}{1.4V} = 0.45\mu F$$

Select the standard value of  $0.47\mu F$  and calculate the resulting fault timing:

$$t_{LATCH} = \frac{C_{TMR} \times V_{TMR\_L}}{i_{TMR\_UP}} = \frac{0.47 \mu F \times 1.4 V}{25 \mu A} = 26.3 ms$$

During an over-voltage or over-current event, GATE will regulate the output voltage or current while C<sub>TMR</sub> charges. When the voltage on the timing capacitor (V<sub>TMR</sub>) reaches the fault threshold (V<sub>TMR</sub>\_F, 1.2V typical)  $\overline{\text{FLT}}$  will go low, signaling that GATE will turn off the external MOSFET soon. The "housekeeping" timing from  $\overline{\text{FLT}}$  low (V<sub>TMR</sub>\_F) to GATE turn-off (V<sub>TMR</sub>\_L) is:

$$t_{\text{HOUSEKEEPING}} = \frac{C_{\text{TMR}} \times \left(V_{\text{TMR\_L}} - V_{\text{TMR\_F}}\right)}{i_{\text{TMR\_UP}}}$$

$$t_{\text{HOUSEKEEPING}} = \frac{0.47 \mu F \times \left(1.40 \text{V} - 1.2 \text{V}\right)}{25 \mu A} = 3.76 \text{ms}$$

In the event of a long fault, GATE will turn on an off repeatedly. The on and off timings ( $t_{GATE\_ON}$  and  $t_{GATE\_OFF}$ ) are controlled by the TMR charge and discharge currents ( $i_{TMR\_UP}$  and  $i_{TMR\_DOWN}$ ) and the voltage difference between the TMR latch and unlatch thresholds ( $V_{TMR\_L}$  -  $V_{TMR\_UL}$ ):

$$t_{GATE\_ON} = \frac{C_{TMR} \times \left(V_{TMR\_L} - V_{TMR\_UL}\right)}{i_{TMR\_UP}}$$

$$t_{GATE\_ON} = \frac{0.47 \mu F \times (1.40 \text{V} - 0.5 \text{V})}{25 \mu A} = 16.9 \text{ms}$$

$$t_{GATE\_OFF} = \frac{C_{TMR} \times (V_{TMR\_L} - V_{TMR\_UL})}{i_{TMR} \ DOWN}$$

$$t_{GATE\_OFF} = \frac{0.47 \mu F \times (1.40 V - 0.5 V)}{3 \mu A} = 141 ms$$

Choose the MOSFET:

Select the Q1 MOSFET  $V_{DS}$  rating, allowing for your maximum input voltage and transients. Then select an operating  $R_{DS(ON)}$  to meet any voltage drop specifications and your on-state dissipation allowance. Finally, its package must be able to handle that dissipation and control its operating temperature.

Most manufacturers list a maximum  $R_{DS(ON)}$  at 25°C and provide a typical characteristics curve from which values at other temperatures can be estimated. You can also use the below equation to estimate maximum  $R_{DS(ON)}$  from the 25°C specification :

$$RDS(ON)_MAX = (T_J(MAX) - 25^{\circ}C) \times 0.5\%/^{\circ}C$$

Copyright © 2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS1720-01 November 2015



Given the 8V minimum input and the 10A output current, the R<sub>DS(ON)</sub> must be very low to avoid dropping a large percentage of the input voltage. To limit the drop to 1% of 8V (80mV) requires an 8m $\Omega$  maximum. Therefore, the 25°C specification should be about 5m $\Omega$ . The package needs to dissipate about  $(10A)^2 \times 8m\Omega = 800$ mW into a hot automotive ambient temperature. Something like the *Vishay SQM120M10-3m8*, with its 100V V<sub>DS</sub> rating, 6.4m $\Omega$  maximum at 125°C, and its 40°C/W (on a copper PCB) D<sup>2</sup>Pak package should be more than adequate.

#### **Reverse Input Voltage Blocking**

Some applications have to withstand reverse input voltages such as a battery connected backwards or negative-voltage transients. Typically such applications use a blocking diode in series with the input voltage. In applications where the diode's voltage drop or power dissipation is unacceptable, back-to-back N-MOSFETs may be an acceptable cost.

Figure 2 shows one possible application. In normal operation, GATE charges both MOSFET gates. In case of reverse input voltage, Q3 turns on and pulls Q2's gate below ground and keeps its  $V_{GS}$  near zero, while GATE's internal protection diode clamps its voltage at ground, keeping Q1 off. The RT1720 IC's VCC pin is designed to withstand reverse voltage and needs no additional protection.



Figure 2. Reverse-Voltage Application

#### **Higher-Voltage Transients**

If voltage transients above 80V are expected, there is one possible approach (shown in Figure 3). The input voltage can simply be clamped at less than 80V using a Zener diode, transient voltage suppressor, or metal oxide varistor. Noted that the voltage clamping device D1 must be able to absorb the entire energy of the input voltage transient.



Figure 3. Withstanding Higher-Voltage Transients

#### **TMR Ratio Setting**

The turn on time represents the time takes the circuit to charge up the output capacitance and load. The turn on time is a function of the type of control; current limit, power limit, or dV/dt control for MOSFET. To reduce heat dissipation of the MOSFET during OC/OV protection, the lower ratio of tgate\_on to tgate\_off can be achieved by adding D1 and Q2 as shown in Figure 4 below.



Figure 4. Gate On and Gate Off Time Setting Design

#### **Thermal Considerations**

Since this device dissipates little power in operation, even the 270mW MSOP-10 package is unlikely to overheat due to its own operation. Its 1mA supply current, even with an 80V input voltage range, makes a discussion of thermal resistance, package dissipation, and thermal layout almost unnecessary.

However, carefully consider the placement of the RT1720 in the overall layout with nearby components, particularly for high-temperature applications (such as automotive) and in conjunction with high-temperature rated MOSFETs that can operate with junction temperatures well above this IC's 125°C maximum recommended operating range. Do not allow the combination of internal dissipation, ambient temperature, and dissipation from surrounding components (MOSFETs, sense resistors, DC/DC converter components) to raise the IC's junction temperature above its 125°C maximum. The RT1720 includes a thermal shutdown state (typically activated at 150°C) that pulls GATE low and turns off the external MOSFET.

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula:

 $P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$ 

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For MSOP-10 package, the thermal resistance,  $\theta_{JA}$ , is 365°C/W on a standard JEDEC 51-7 four-layer thermal test board. The maximum power dissipation at  $T_A=25^\circ\text{C}$  can be calculated by the following formula :

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (365^{\circ}C/W) = 0.27W$  for MSOP-10 package

The maximum power dissipation depends on the

operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 5 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.



Figure 5. Derating Curve of Power Dissipation

#### **Layout Considerations**

The RT1720 has relatively simple layout requirements. Place the VCC, VOUT, and TMR capacitors close to their respective pins, to avoid noise issues.

Place FB voltage divider resistors close to their respective pins to avoid threshold detection problems. Don't route these connections next to noisy traces such as high-speed digital lines or DC/DC switching nodes.

Avoid current sensing errors by using Kelvin sensing in the  $R_{SNS}$  layout (Figure 6). Connect VCC and SNS to  $R_{SNS}$  avoiding any high current-carrying copper. Connecting to the inside of  $R_{SNS}$  is recommended.

Connect GND and the package's backside pad (if any) to the bypass and timing capacitor grounds and voltage divider grounds with a wide solid copper ground area, to avoid noise issues.

The recommended PCB layout guide lines are listed as follows:

- ► The current sense resistor R<sub>SNS</sub> is recommended to achieve accurate current Kelvin sensing connection.
- ▶ The input capacitors C<sub>IN</sub> must be placed as close to the VCC pin as possible.
- ▶ Connect the GND pin and exposed pad to a large ground plane for maximum power dissipation and noise reduction.





Figure 6. Current Sense Resistor Kelvin Connection.



### **Outline Dimension**



| Symbol | Dimensions | In Millimeters | Dimensions In Inches |       |  |
|--------|------------|----------------|----------------------|-------|--|
|        | Min        | Max            | Min                  | Max   |  |
| А      | 0.810      | 1.100          | 0.032                | 0.043 |  |
| A1     | 0.000      | 0.150          | 0.000                | 0.006 |  |
| A2     | 0.750      | 0.950          | 0.030                | 0.037 |  |
| b      | 0.170      | 0.270          | 0.007                | 0.011 |  |
| D      | 2.900      | 3.100          | 0.114                | 0.122 |  |
| е      | 0.5        | 500            | 0.020                |       |  |
| Е      | 4.800      | 5.000          | 0.189                | 0.197 |  |
| E1     | 2.900      | 3.100          | 0.114                | 0.122 |  |
| L      | 0.400      | 0.800          | 0.016                | 0.031 |  |

10-Lead MSOP Plastic Package

### **Richtek Technology Corporation**

14F, No. 8, Tai Yuen 1<sup>st</sup> Street, Chupei City Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

Copyright © 2015 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.