

#### **Table of Contents**

### **Table of Contents**

| 1                             | Overview                                                                                                                                              | 3            |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|
| 2                             | Block Diagram                                                                                                                                         | 4            |
| <b>3</b><br>3.1<br>3.2        | Pin Configuration                                                                                                                                     | 5            |
| <b>4</b><br>4.1<br>4.2<br>4.3 | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance                                                          | 7<br>8       |
| <b>5</b><br>5.1<br>5.2<br>5.3 | Voltage Regulator  Description Voltage Regulator  Electrical Characteristics Voltage Regulator  Typical Performance Characteristics Voltage Regulator | 9<br>. 10    |
| <b>6</b><br>6.1<br>6.2        | Current Consumption                                                                                                                                   | . 13         |
| <b>7</b><br>7.1<br>7.2        | Enable Function  Description Enable Function  Electrical Characteristics Enable Function                                                              | . 16         |
| 8.1<br>8.2<br>8.3             | Reset Function  Description Reset Function  Electrical Characteristics Reset Function  Typical Performance Characteristics Reset Function             | . 17<br>. 20 |
| 9.1<br>9.2<br>9.3             | Watchdog Function  Description  Electrical Characteristics Watchdog Function  Typical Performance Characteristics Standard Watchdog Function          | . 22<br>. 24 |
| 10                            | Package Outlines                                                                                                                                      | . 26         |
| 11                            | Revision History                                                                                                                                      | . 27         |



#### Low Drop Out Linear Voltage Regulator

**TLE4291E** 

#### **5 V Fixed Output Voltage**





#### 1 Overview

#### **Features**

- Output Voltage 5 V  $\pm$  2%
- Output Current up to 450 mA
- · Very low Current Consumption
- Power-on and Undervoltage Reset with Programmable Delay Time
- Integrated Standard Watchdog
- Reset Low Down to V<sub>O</sub> = 1 V
- Very Low Dropout Voltage
- Output Current Limitation
- · Reverse Polarity Protection
- Overtemperature Protection
- Suitable for Use in Automotive Electronics
- Wide Temperature Range from -40 °C up to 150 °C
- Input Voltage Range from -42 V to 45 V
- Green Product (RoHS compliant)
- AEC Qualified



PG-SSOP-14 EP

#### **Description**

The TLE4291 is a monolithic integrated low-dropout voltage regulator in a PG-SSOP-14 EP exposed pad package, especially designed for automotive applications. An input voltage up to 42 V is regulated to an output voltage of 5.0 V. The component is able to drive loads up to 450 mA. It is short-circuit protected by the implemented current limitation and has an integrated overtemperature shutdown. The integrated reset and watchdog function makes it suitable for supplying microprocessor systems in automotive environments. The watchdog and the power-on reset delay timing can be programmed by the external delay capacitor.

| Туре     | Package       | Marking |
|----------|---------------|---------|
| TLE4291E | PG-SSOP-14 EP | TLE4291 |



**Block Diagram** 

### 2 Block Diagram



Figure 1 Block Diagram and Simplified Application Circuit



**Pin Configuration** 

### 3 Pin Configuration

#### 3.1 Pin Assignment



Figure 2 Pin Configuration PG-SSOP-14 EP

#### 3.2 Pin Definitions and Functions

Pin **Symbol Function** 1 Regulator Input and IC Supply For compensating line influences, a capacitor to GND close to the IC pins is recommended. 2 ΕN **Enable** High signal enables the regulator; Low signal disables the regulator; Connect to I, if the enable function is not needed. 3 n.c. **Not Connected** Internally not connected; Connection to PCB GND recommended. 4 RO **Reset Output** Open collector output with an internal pull-up resistor to the output Q. An additional external pull-up resistor to the output Q is optional. Leave open if the reset function is not needed. 5 n.c. **Not Connected** Internally not connected; Connection to PCB GND recommended. 6 **RADJ Reset Switching Threshold Adjust** For reset threshold adjustment connect to a voltage divider from output Q to GND. For triggering the reset at the internally determined threshold, connect this pin directly to GND. Connect directly to GND if the reset function is not needed. 7 **GND** Interconnect the GND pins on PCB. Connect to heat sink area.



### **Pin Configuration**

| Pin | Symbol | Function                                                                                     |
|-----|--------|----------------------------------------------------------------------------------------------|
| 8   | D      | Reset Delay and Watchdog Timing                                                              |
|     |        | Connect a ceramic capacitor D (pin 6) to GND for reset delay and watchdog timing adjustment. |
|     |        | Leave only open if both, the reset and the watchdog function are not needed.                 |
| 9   | n.c.   | Not Connected                                                                                |
|     |        | Internally not connected; Connection to PCB GND recommended.                                 |
| 10  | WI     | Watchdog Input                                                                               |
|     |        | Positive edge triggered input, usable for microcontroller monitoring.                        |
|     |        | Connect to GND if the watchdog function is not needed.                                       |
| 11  | n.c.   | Not Connected                                                                                |
|     |        | Internally not connected; Connection to PCB GND recommended                                  |
| 12  | WO     | Watchdog Output                                                                              |
|     |        | Open collector output with an internal pull-up resistor to the output Q.                     |
|     |        | An additional external pull-up resistor to the output Q is optional.                         |
|     |        | Leave open if the watchdog function is not needed.                                           |
| 13  | n.c.   | Not Connected                                                                                |
|     |        | Internally not connected; Connection to PCB GND recommended.                                 |
| 14  | Q      | 5 V Regulator Output                                                                         |
|     |        | Block to GND with a capacitor close to the IC pins, respecting capacitance and ESR           |
|     |        | requirements given in the Chapter 4.2.                                                       |
|     | PAD    | Heat sink                                                                                    |
|     |        | connect to PCB heat sink area and GND                                                        |
|     |        |                                                                                              |



**General Product Characteristics** 

#### 4 General Product Characteristics

#### 4.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings 1)

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                  | Symbol      | Lin      | Limit Values |    | Conditions        |
|---------|----------------------------|-------------|----------|--------------|----|-------------------|
|         |                            |             | Min.     | Max.         |    |                   |
| Voltage | s                          |             | <u>'</u> | -            |    | +                 |
| 4.1.1   | Supply Voltage             | $V_1$       | -42      | 45           | V  | _                 |
| 4.1.2   | Enable Input EN            | $V_{EN}$    | -42      | 45           | V  | _                 |
| 4.1.3   | Regulator Output           | $V_{Q}$     | -1       | 7            | V  | _                 |
| 4.1.4   | Watchdog Input             | $V_{WI}$    | -0.3     | 7            | V  | _                 |
| 4.1.5   | Watchdog Output            | $V_{WO}$    | -0.3     | 7            | V  | _                 |
| 4.1.6   | Reset Adjust               | $V_{RADJ}$  | -0.3     | 7            | V  | _                 |
| 4.1.7   | Reset Output               | $V_{RO}$    | -0.3     | 7            | V  | _                 |
| 4.1.8   | Reset Delay                | $V_{D}$     | -0.3     | 7            | V  | _                 |
| Temper  | atures                     | ·           |          |              |    |                   |
| 4.1.9   | Junction Temperature       | $T_{\rm j}$ | -40      | 150          | °C | _                 |
| 4.1.10  | Storage Temperature        | $T_{stg}$   | -55      | 150          | °C | _                 |
| ESD Su  | sceptibility PG-SSOP-14 EP | ·           |          | ·            | ·  |                   |
| 4.1.11  | ESD Resistivity to GND     | $V_{ESD}$   | -4       | 4            | kV | HBM <sup>2)</sup> |
| 4.1.12  | ESD Resistivity to GND     | $V_{ESD}$   | -750     | 750          | V  | CDM <sup>3)</sup> |
|         | •                          |             |          |              |    |                   |

<sup>1)</sup> Not subject to production test, specified by design.

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

<sup>2)</sup> ESD susceptibility, HBM according to AEC-Q100-002-JESD 22-A114

<sup>3)</sup> ESD susceptibility, Charged Device Model "CDM" ESDA STM5.3.1



#### **General Product Characteristics**

#### 4.2 Functional Range

| Pos.  | Parameter                                | Symbol     | Limi               | t Values | Unit | Conditions |
|-------|------------------------------------------|------------|--------------------|----------|------|------------|
|       |                                          |            | Min.               | Max.     |      |            |
| 4.2.1 | Input Voltage Range for Normal Operation | $V_1$      | $V_{Q}$ + $V_{dr}$ | 42       | V    | 1)         |
| 4.2.2 | Extended Input Voltage Range             | $V_1$      | 3.3                | 42       | V    | 2)         |
| 4.2.3 | Junction Temperature                     | $T_{i}$    | -40                | 150      | °C   | _          |
| 4.2.4 | Output Capacitor Requirements            | $C_{Q}$    | 22                 | _        | μF   | 3)         |
| 4.2.5 |                                          | $ESR_{CQ}$ | _                  | 3        |      | 4)         |

- 1) For specification of the output voltage  $V_{\rm Q}$  and the drop out voltage  $V_{\rm dr}$ , see Chapter 5 Voltage Regulator.
- The output voltage will follow the input voltage, but is outside the specified range.
   For details see Chapter 5 Voltage Regulator.
- 3) The minimum output capacitance is applicable for a worst case capacitance tolerance of 30%
- 4) Relevant ESR value at f = 10 kHz

Note: Within the functional or operating range, the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the Electrical Characteristics table.

#### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

| Pos.  | Parameter                         | Symbol     |      | Limit Val | ues  | Unit | Conditions                                             |
|-------|-----------------------------------|------------|------|-----------|------|------|--------------------------------------------------------|
|       |                                   |            | Min. | Тур.      | Max. |      |                                                        |
| 4.3.1 | Junction to Case <sup>1)</sup>    | $R_{thJC}$ | _    | 7         | _    | K/W  | _                                                      |
| 4.3.2 | Junction to Ambient <sup>1)</sup> | $R_{thJA}$ | _    | 43        | _    | K/W  | 2)                                                     |
| 4.3.3 |                                   |            | _    | 120       | _    | K/W  | Footprint only <sup>3)</sup>                           |
| 4.3.4 |                                   |            | _    | 59        | _    | K/W  | 300 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> |
| 4.3.5 |                                   |            | _    | 49        | -    | K/W  | 600 mm <sup>2</sup> heatsink area on PCB <sup>3)</sup> |

- 1) Not subject to production test, specified by design.
- 2) Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70 $\mu$ m Cu, 2 x 35 $\mu$ m Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.
- 3) Specified  $R_{\text{thJA}}$  value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 x 70µm Cu).



### 5 Voltage Regulator

### 5.1 Description Voltage Regulator

The output voltage  $V_{\rm Q}$  is controlled by comparing a portion of it to an internal reference and driving a PNP pass transistor accordingly. Saturation control as a function of the load current prevents any oversaturation of the pass element. The control loop stability depends on the output capacitor  $C_{\rm Q}$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in **Chapter 4.2** table "Functional Range" have to be maintained. For details see also the typical performance graph "Output Capacitor Series Resistor  $ESR_{\rm CQ}$  vs. Output Current  $I_{\rm Q}$ ". Also, the output capacitor shall be sized to buffer load transients.

An input capacitor  $C_1$  is not needed for the control loop stability, but recommended to buffer line influences. Connect the capacitors close to the IC terminals.

Protection circuitry prevent the IC as well as the application from destruction in case of catastrophic events. These safeguards contain output current limitation, reverse polarity protection as well as thermal shutdown in case of overtemperature.

In order to avoid excessive power dissipation that could never be handled by the pass element and the package, the maximum output current is decreased at input voltages above  $V_1$  = 28 V.

The thermal shutdown circuit prevents the IC from immediate destruction under fault conditions (e.g. output continuously short-circuited) by switching off the power stage. After the chip has cooled down, the regulator restarts. This leads to an oscillatory behavior of the output voltage until the fault is removed. However, junction temperatures above 150 °C are outside the maximum ratings and therefore reduce the IC lifetime.

The TLE4291 allows a negative supply voltage. However, several small currents are flowing into the IC increasing its junction temperature. This has to be considered for the thermal design, respecting that the thermal protection circuit is not operating during reverse polarity condition.



Figure 3 Block Diagram Voltage Regulator Circuit



Figure 4 Output Voltage vs. Input Voltage



### 5.2 Electrical Characteristics Voltage Regulator

#### **Electrical Characteristics: Voltage Regulator**

 $V_{\rm I}$  = 13.5V,  $T_{\rm j}$  = -40 °C to +150 °C,

all voltages with respect to ground, direction of currents as shown in Figure 3 (unless otherwise specified)

| Pos.   | Parameter                            | Symbol                          |      | Limit Val | ues  | Unit | Conditions                                                                 |
|--------|--------------------------------------|---------------------------------|------|-----------|------|------|----------------------------------------------------------------------------|
|        |                                      |                                 | Min. | Тур.      | Max. |      |                                                                            |
| 5.2.1  | Output Voltage                       | $V_{Q}$                         | 4.9  | 5.0       | 5.1  | V    | 1 mA < $I_{\rm Q}$ < 450 mA<br>9 V < $V_{\rm I}$ < 28 V                    |
| 5.2.2  | Output Voltage                       | $V_{Q}$                         | 4.9  | 5.0       | 5.1  | V    | 1 mA < $I_{\rm Q}$ < 400 mA 6 V < $V_{\rm I}$ < 28 V                       |
| 5.2.3  | Output Voltage                       | $V_{Q}$                         | 4.85 | 5.0       | 5.15 | V    | 1 mA < $I_{\rm Q}$ < 200 mA 6 V < $V_{\rm I}$ < 40 V                       |
| 5.2.4  | Output Current Limitation            | $I_{Q,max}$                     | 451  | _         | 1100 | mA   | V <sub>Q</sub> =4.8 V                                                      |
| 5.2.5  | Load Regulation steady-state         | $\mathrm{d}V_{\mathrm{Q,load}}$ | -30  | -15       | _    | mV   | $I_{\rm Q}$ = 5 mA to 400 mA;<br>$V_{\rm I}$ = 8 V                         |
| 5.2.6  | Line Regulation steady-state         | $\mathrm{d}V_{\mathrm{Q,line}}$ | _    | 5         | 15   | mV   | $V_{\rm I}$ = 8 V to 32 V;<br>$I_{\rm Q}$ = 5 mA                           |
| 5.2.7  | Power Supply Ripple<br>Rejection     | PSRR                            | 60   | 65        | _    | dB   | $f_{\text{ripple}}$ = 100 Hz;<br>$V_{\text{ripple}}$ = 1 Vpp <sup>1)</sup> |
| 5.2.8  | Drop Out Voltage                     | $V_{dr}$                        | _    | 120       | 250  | mV   | $I_{\rm Q}$ = 100 mA <sup>2)</sup>                                         |
| 5.2.9  | $V_{\rm dr} = V_{\rm l} - V_{\rm Q}$ |                                 | _    | 250       | 500  | mV   | $I_{\rm Q}$ = 300 mA <sup>2)</sup>                                         |
| 5.2.10 | Overtemperature Shutdown Threshold   | $T_{ m j,sd}$                   | 151  | _         | 200  | °C   | $T_{\rm j}$ increasing <sup>1)</sup>                                       |

<sup>1)</sup> Parameter not subject to production test; specified by design.

<sup>2)</sup> Measured when the output voltage  $V_{\rm Q}$  has dropped 100 mV from its nominal value.



### 5.3 Typical Performance Characteristics Voltage Regulator

## Output Voltage $V_{\mathsf{Q}}$ versus Junction Temperature $T_{\mathsf{i}}$



## Output Current $I_{\rm Q}$ versus Input Voltage $V_{\rm I}$



### Output Current $I_{\mathsf{Q}}$ versus Input Voltage $V_{\mathsf{L}}$



## Output Capacitor Series Resistor $\mathrm{ESR}(C_{\mathrm{Q}})$ versus Output Current $I_{\mathrm{Q}}$





## Line Regulation d $V_{ m Q,line}$ versus Input Voltage Change d $V_{ m I}$



## Load Regulation d $V_{ m Q,line}$ versus Output Current Change d $I_{ m Q}$



## Dropout Voltage $V_{\rm dr}$ versus Output Current $I_{\rm Q}$



#### Power Supply Ripple Rejection PSRR





**Current Consumption** 

### **6** Current Consumption

#### 6.1 Electrical Characteristics Current Consumption

#### **Electrical Characteristics: Current Consumption**

 $V_{\rm I}$  = 13.5V,  $T_{\rm j}$  = -40 °C to +150 °C,

all voltages with respect to ground, directions of currents as shown in Figure 5 (unless otherwise specified)

| Pos.  | Parameter                               | Symbol Limit Values |      | ues  | Unit | Conditions |                                                                                        |
|-------|-----------------------------------------|---------------------|------|------|------|------------|----------------------------------------------------------------------------------------|
|       |                                         |                     | Min. | Тур. | Max. |            |                                                                                        |
| 6.1.1 | Current Consumption $I_{q,OFF} = I_{l}$ | $I_{q,OFF}$         | -    | 2    | 5    | μА         | $V_{\rm EN} = 0 \text{ V}; \ T_{\rm j} \le 105^{\circ}\text{C}$                        |
| 6.1.2 | Current Consumption                     | $I_{q}$             | _    | 220  | 300  | μΑ         | $V_{\rm EN}$ = 5V; $I_{\rm Q}$ = 1mA; $T_{\rm j}$ $\leq$ 85 °C                         |
| 6.1.3 | $I_{q} = I_{l} - I_{Q}$                 |                     | _    | _    | 350  | μΑ         | $V_{\rm EN} = 5 \text{V}; I_{\rm Q} = 1 \text{mA}; T_{\rm j} \le 105 ^{\circ}\text{C}$ |
| 6.1.4 |                                         |                     | _    | 6    | 15   | mA         | $V_{\rm EN}$ = 5V; $I_{\rm Q}$ = 250 mA                                                |
| 6.1.5 |                                         |                     | -    | 16   | 30   | mA         | $V_{\rm EN}$ = 5V; $I_{\rm Q}$ = 400 mA                                                |



Figure 5 Parameter Definition



**Current Consumption** 

### 6.2 Typical Performance Characteristics Current Consumption

## Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$



## Current Consumption $I_{\rm q}$ versus Input Voltage $V_{\rm I}$



## Current Consumption $I_{\rm q}$ versus Input Voltage $V_{\rm I}$



## Current Consumption $I_{\rm q}$ versus Input Voltage $V_{\rm I}$





**Current Consumption** 

# Current Consumption $I_{\rm q}$ versus Junction Temperature $T_{\rm j}$ Regulator disabled





**Enable Function** 

#### 7 Enable Function

#### 7.1 Description Enable Function

The TLE4291 can be turned on or turned off via the EN Input. With voltage levels higher than  $V_{\rm EN,high}$  applied to the EN Input the device will be completely turned on. A voltage level lower than  $V_{\rm EN,low}$  sets the device to low quiescent current mode. In this condition the device is turned off and is not functional. The Enable Input has an build in hysteresis to avoid toggling between ON/OFF state, if signals with slow slope are applied to the input.

#### 7.2 Electrical Characteristics Enable Function

#### **Electrical Characteristics: Enable Function**

 $V_{\rm I}$  = 13.5V,  $T_{\rm j}$  = -40 °C to +150 °C, all voltages with respect to ground, direction of currents as shown in (unless otherwise specified)

| Pos.  | Parameter                          | Symbol                 | - 1  | Limit Val | ues  | Unit | Conditions               |
|-------|------------------------------------|------------------------|------|-----------|------|------|--------------------------|
|       |                                    |                        | Min. | Тур.      | Max. |      |                          |
| 7.2.1 | Enable<br>Low Signal Valid         | $V_{EN,low}$           | -    | _         | 0.8  | V    | -                        |
| 7.2.2 | Enable<br>High Signal Valid        | $V_{\mathrm{EN,high}}$ | 2    | _         | -    | V    | $V_{\mathrm{Q}}$ settled |
| 7.2.3 | Enable<br>Threshold Hysteresis     | $V_{\mathrm{EN,hyst}}$ | 30   | _         | _    | mV   | _                        |
| 7.2.4 | Enable<br>Input current            | $I_{EN}$               | _    | _         | 2    | μΑ   | V <sub>EN</sub> = 5 V    |
| 7.2.5 | Enable internal pull-down resistor | $R_{EN}$               | 3    | 4.5       | 6    | ΜΩ   | -                        |



#### 8 Reset Function

#### 8.1 Description Reset Function

The reset function provides several features:

#### **Output Undervoltage Reset:**

An output undervoltage condition is indicated by setting the Reset Output "RO" to "low". This signal might be used to reset a microcontroller during low supply voltage.

#### **Power-On Reset Delay Time**

The power-on reset delay time  $t_{\rm d,PWR-ON}$  allows a microcontroller and oscillator to start up. This delay time is the time period from exceeding the reset switching threshold until the reset is released by switching the reset output "RO" from "low" to "high". The power-on reset delay time  $t_{\rm d,PWR-ON}$  is defined by an external delay capacitor  $C_{\rm D}$  connected to pin "D" which is charged up by the delay capacitor charge current  $I_{\rm D,ch}$  starting from  $V_{\rm D}$  = 0 V.

In case a power-on reset delay time  $t_{d,PWR-ON}$  different from the value for  $C_D$  = 100nF is required, the delay capacitor's value can be derived from the specified value given in Item 8.2.13:

$$C_{\rm D} = 100 \text{nF} \times t_{\rm d.PWR-ON} / t_{\rm d.PWR-ON,100 \text{nF}}$$
 (1)

with

- t<sub>d.PWR-ON</sub>: Desired power-on reset delay time
- t<sub>d,PWR-ON,100nF</sub>: Power-on reset delay time specified in Item 8.2.13
- C<sub>D</sub>: Delay capacitor required.

The formula is valid for  $C_D \ge 10$ nF. For precise timing calculations consider also the delay capacitor's tolerance.

#### **Reset Reaction Time**

In case the output voltage of the regulator drops below the output undervoltage lower reset threshold  $V_{\rm RT,lo}$ , the delay capacitor  $C_{\rm D}$  is discharged rapidly. Once the delay capacitor's voltage has reached the lower delay switching threshold  $V_{\rm DST,lo}$ , the reset output "RO" will be set to "low".

Additionally to the delay capacitor discharge time  $t_{rr,d}$ , an internal reaction time  $t_{rr,int}$  applies. Hence, the total reset reaction rime  $t_{rr,total}$  becomes:

$$t_{\rm rr,total} = t_{\rm rr,int} + t_{\rm rr,d} \tag{2}$$

with

- $t_{\text{rr,total}}$ : Total reset reaction time
- $t_{\text{rr.int}}$ : Internal reset reaction time; see **Item 8.2.14**.
- $t_{rr,d}$ : Delay capacitor discharge time. For a capacitor  $C_D$  different from the value specified in **Item 8.2.15**, see typical performance graphs.

#### **Reset Output "RO"**

The reset output "RO" is an open collector output with an integrated pull-up resistor. In case a lower-ohmic "RO" signal is desired, an external pull-up resistor to the output "Q" can be connected. Since the maximum "RO" sink current is limited, the optional external resistor  $R_{\text{RO},\text{ext}}$  must not below as specified in Item 8.2.7.



#### **Reset Adjust Function**

The undervoltage reset switching threshold can be adjusted according to the application's needs by connecting an external voltage divider ( $R_{ADJ1}$ ,  $R_{ADJ2}$ ) at pin "RADJ". For selecting the default threshold connect pin "RADJ" to GND. The reset adjustment range is given in **Item 8.2.5**.

When dimensioning the voltage divider, take into consideration that there will be an additional current constantly flowing through the resistors.

With a voltage divider connected, the reset switching threshold  $V_{
m RT,new}$  is calculated as follows

$$V_{\text{RT,Io,new}} = V_{\text{RADJ,th}} \times (R_{\text{ADJ,1}} + R_{\text{ADJ,2}}) / R_{\text{ADJ,2}}$$
(3)

with

- ullet  $V_{
  m RT,lo,new}$ : Desired undervoltage reset switching threshold.
- $R_{\rm ADJ,1}$ ,  $R_{\rm ADJ,2}$ : Resistors of the external voltage divider, see Figure 6.
- $V_{\text{RAD,I th}}$ : Reset adjust switching threshold given in Item 8.2.4.



Figure 6 Block Diagram Reset Circuit





Figure 7 Timing Diagram Reset



#### 8.2 Electrical Characteristics Reset Function

#### **Electrical Characteristics: Reset Function**

 $V_{\rm I}$  = 13.5V,  $T_{\rm j}$  = -40 °C to +150 °C,

all voltages with respect to ground, direction of currents as shown in Figure 6 (unless otherwise specified).

| Pos.    | Parameter                                           | Symbol                  | L       | imit Va | lues     | Unit | Conditions                                                                                                            |  |
|---------|-----------------------------------------------------|-------------------------|---------|---------|----------|------|-----------------------------------------------------------------------------------------------------------------------|--|
|         |                                                     |                         | Min.    | Тур.    | Max.     |      |                                                                                                                       |  |
| Output  | Undervoltage Reset Compara                          | tor Default Va          | lues (P | in RAD. | J = GND) | "    | 1                                                                                                                     |  |
| 8.2.1   | Output Undervoltage Reset Lower Switching Threshold | $V_{RT,lo}$             | 4.5     | 4.65    | 4.8      | V    | $V_{\rm Q}$ decreasing RADJ = GND                                                                                     |  |
| 8.2.2   | Output Undervoltage Reset Upper Switching Threshold | $V_{RT,hi}$             | 4.55    | 4.7     | 4.85     | V    | $V_{\rm Q}$ increasing RADJ = GND                                                                                     |  |
| 8.2.3   | Output Undervoltage Reset<br>Headroom               | $V_{RH}$                | 200     | 350     | _        | mV   | Calculated Value: $V_{\rm Q}$ - $V_{\rm RT,lo}$ $I_{\rm Q}$ = 50 mA RADJ = GND                                        |  |
| Reset 1 | Threshold Adjustment                                |                         |         |         |          |      |                                                                                                                       |  |
| 8.2.4   | Reset Adjust<br>Lower Switching Threshold           | $V_{RADJ,th}$           | 1.26    | 1.36    | 1.44     | V    | $3.2 \text{ V} \le V_{\text{Q}} < 5 \text{ V}$                                                                        |  |
| 8.2.5   | Reset Adjustment Range 1)                           | $V_{ m RT,range}$       | 3.50    | _       | 4.65     | V    | _                                                                                                                     |  |
| Reset 0 | Output RO                                           | , ,                     |         |         | "        |      |                                                                                                                       |  |
| 8.2.6   | Reset Output Low Voltage                            | $V_{RO,low}$            | _       | 0.1     | 0.4      | V    | 1 V $\leq V_{\rm Q} \leq V_{\rm RT,low}$ ;<br>no external $R_{\rm RO,ext}$                                            |  |
| 8.2.7   | Reset Output<br>External Pull-up Resistor to Q      | $R_{RO,ext}$            | 5.6     | _       | _        | kΩ   | $ \begin{array}{c} \text{1 V} \leq V_{\text{Q}} \leq V_{\text{RT,low};} \\ V_{\text{RO}} = \text{0.4 V} \end{array} $ |  |
| 8.2.8   | Reset Output<br>Internal Pull-up Resistor           | $R_{RO}$                | 20      | 30      | 40       | kΩ   | internally connected to Q                                                                                             |  |
| Reset [ | Delay Timing                                        | -1                      |         |         | '        |      |                                                                                                                       |  |
| 8.2.9   | Upper Delay<br>Switching Threshold                  | $V_{\mathrm{DST,hi}}$   | _       | 0.9     | _        | V    | _                                                                                                                     |  |
| 8.2.10  | Lower Delay<br>Switching Threshold                  | $V_{\mathrm{DST,lo}}$   | _       | 0.25    | -        | V    | _                                                                                                                     |  |
| 8.2.11  | Delay Capacitor<br>Charge Current                   | $I_{D,ch}$              | _       | 6.5     | _        | μΑ   | V <sub>D</sub> = 0.6 V                                                                                                |  |
| 8.2.12  | Delay Capacitor<br>Reset Discharge Current          | $I_{\mathrm{DR,dsch}}$  | _       | 70      | -        | mA   | V <sub>D</sub> = 0.6 V                                                                                                |  |
| 8.2.13  | Power-on Reset Delay Time                           | $t_{ m d,PWR,ON,100nF}$ | 8       | 13.5    | 18       | ms   | Calculated value;<br>$C_{\rm D}$ = 100 nF $^{2)}$                                                                     |  |
| 8.2.14  | Internal Reset Reaction Time                        | $t_{\rm rr,int}$        | _       | 9       | 15       | μS   | $C_{\rm D}$ = 0 nF                                                                                                    |  |
| 8.2.15  | Delay Capacitor<br>Discharge Time                   | $t_{\sf rr,d}$          | _       | 1.9     | 3        | μS   | $C_{\rm D}$ = 100 nF <sup>2)</sup>                                                                                    |  |
| 8.2.16  | Total Reset Reaction Time                           | $t_{ m rr,total}$       | _       | 11      | 18       | μS   | Calculated Value: $t_{\text{rr,d,100nF}} + t_{\text{rr,int}}$ ; $C_{\text{D}} = 100 \text{ nF}^{2}$                   |  |

<sup>1)</sup> Related Parameter  $V_{\rm RT}$  is scaled linear when the Reset Switching Threshold is modified.

<sup>2)</sup> For programming a different delay and reset reaction time, see **Chapter 8.1** for calculation.



### 8.3 Typical Performance Characteristics Reset Function

## Undervoltage Reset Switching Threshold $V_{ m RT,hi}/V_{ m RT,lo}$ vs. Junction Temperature $T_{ m i}$



## Power On Reset Delay Time $t_{\rm RD}$ versus Delay Capacitance $C_{\rm D}$



## Power On Reset Delay Time $t_{\rm RD}$ versus Junction Temperature $T_{\rm i}$



## Total Reset Reaction Time $t_{\rm rr,total}$ versus Junction Temperature $T_{\rm j}$



### 9 Watchdog Function

#### 9.1 Description

The TLE4291 features a programmable watchdog timing.

The watchdog function monitors a microcontroller, including time base failures. In case of a missing rising edge within a certain pulse repetition time, the watchdog output is set to 'low'. The programming of the expected watchdog pulse repetition time can be easily done by an external reset delay capacitor.

The watchdog output "WO" is separated from the reset output "RO". Hence, the watchdog output might be used as an interrupt signal for the microcontroller independent from the reset signal. It is possible to interconnect pin "WO" and pin "RO" in order to establish a wire-or function with a dominant low signal.



Figure 8 Block Diagram Watchdog Circuit

#### Watchdog Output "WO"

The watchdog output "WO" is an open collector output with an integrated pull-up resistor. In case a lower-ohmic "WO" signal is desired, an external pull-up resistor to the output "Q" can be connected. Since the maximum "WO" sink current is limited, the optional external resistor  $R_{\rm WO,ext}$  needs to be sized to comply with the watchdog output sink current (see Item 9.2.8 and Item 9.2.9).

#### Watchdog Input "WI"

The watchdog is triggered by an positive edge at the watchdog input "WI". The signal is filtered by a bandpass filter and therefore its amplitude and slope has to comply with the specification **9.2.11** to **9.2.14**. For details on the test pulse applied, see **Figure 9**.





Figure 9 Test Pulses Watchdog Input WI

#### **Watchdog Timing**

Positive edges at the watchdog input pin "WI" are expected within the watchdog trigger time frame  $t_{\text{WI,tr}}$ , otherwise a low signal at pin "WO" is generated. If a watchdog low signal at pin "WO" is generated, it remains low for  $t_{\text{WD,lo}}$ . All watchdog timings are defined by charging and discharging the capacitor  $C_{\text{D}}$  at pin "D". Thus, the watchdog timing can be programmed by selecting  $C_{\text{D}}$ . For timing details see also **Figure 10**.

In case a watchdog trigger time period  $t_{WI,tr}$  different from the value for  $C_D$  = 100nF is required, the delay capacitor's value can be derived from the specified value given in Item 9.2.5:

$$C_{\rm D} = 100 \text{nF} \times t_{\text{WI,tr}} / t_{\text{WI,tr,100nF}}$$

$$\tag{4}$$

The watchdog output low time  $t_{WD,lo}$  and the watchdog period  $t_{WD,p}$  then becomes:

$$t_{\rm WD,lo} = t_{\rm WD,lo,100nF} \times C_{\rm D} / 100nF$$
 (5)

$$t_{\text{WD,p}} = t_{\text{WI,tr}} + t_{\text{WD,lo}} \tag{6}$$

The formula is valid for  $C_D \ge 10$ nF. For precise timing calculations consider also the delay capacitor's tolerance.



Figure 10 Timing Diagram Watchdog



### 9.2 Electrical Characteristics Watchdog Function

#### **Electrical Characteristics Watchdog Function**

 $V_{\rm I}$  = 13.5V,  $T_{\rm i}$  = -40 °C to +150 °C,

all voltages with respect to ground, direction of currents as shown in Figure 8 (unless otherwise specified).

| Pos.   | os. Parameter Symbol Limit Values                                |                          | Unit | Conditions |      |    |                                                                                                                                                                   |
|--------|------------------------------------------------------------------|--------------------------|------|------------|------|----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |                                                                  |                          | Min. | Тур.       | Max. |    |                                                                                                                                                                   |
| Watchd | log Timing                                                       | •                        | •    | <u>'</u>   | '    | '  |                                                                                                                                                                   |
| 9.2.1  | Delay Capacitor<br>Charge Current                                | $I_{D}$                  | _    | 6.5        | _    | μΑ | V <sub>D</sub> = 0.6 V                                                                                                                                            |
| 9.2.2  | Delay capacitor watchdog discharge current                       | $I_{\mathrm{DW,disch}}$  | _    | 1.4        | -    | μΑ | V <sub>D</sub> = 0.6 V                                                                                                                                            |
| 9.2.3  | Upper watchdog timing threshold                                  | $V_{DW,hi}$              | _    | 0.9        | -    | V  | -                                                                                                                                                                 |
| 9.2.4  | Lower watchdog timing threshold                                  | $V_{DW,lo}$              | _    | 0.35       | -    | V  | -                                                                                                                                                                 |
| 9.2.5  | Watchdog Trigger Time                                            | t <sub>WI,tr,100nF</sub> | 24   | 40         | 58   | ms | Calculated value;<br>$C_{\rm D}$ = 100 nF <sup>1)</sup>                                                                                                           |
| 9.2.6  | Watchdog Output Low Time                                         | t <sub>WD,lo,100nF</sub> | 6    | 8          | 12   | ms | Calculated value;<br>$C_{\rm D}$ = 100 nF <sup>1)</sup> ;<br>$V_{\rm Q}$ > $V_{\rm RT,lo}$                                                                        |
| 9.2.7  | Watchdog Period                                                  | t <sub>WD,p,100n</sub> F | 30   | 48         | 70   | ms | Calculated value;<br>$t_{\text{WI,tr,100nF}} + t_{\text{WD,Io,100nF}}$ ;<br>$C_{\text{D}} = 100 \text{ nF}^{-1}$                                                  |
| Watchd | log Output WO                                                    |                          |      | I          |      |    |                                                                                                                                                                   |
| 9.2.8  | Watchdog Output<br>Low Voltage                                   | $V_{\mathrm{WO,low}}$    | _    | 0.1        | 0.4  | V  | $I_{\mathrm{WO}}$ = 1 mA;<br>$V_{\mathrm{WI}}$ = 0 V                                                                                                              |
| 9.2.9  | Watchdog Output<br>Maximum Sink Current                          | $I_{\mathrm{WO,max}}$    | 1.5  | 13         | 30   | mA | $V_{\rm WO}$ = 0.8 V;<br>$V_{\rm WI}$ = 0 V                                                                                                                       |
| 9.2.10 | Watchdog Output<br>Internal Pull-up Resistor                     | $R_{WO}$                 | 20   | 30         | 40   | kΩ | -                                                                                                                                                                 |
| Watchd | log Input WI                                                     |                          | Ш    | •          |      |    |                                                                                                                                                                   |
| 9.2.11 | Watchdog Input<br>Low Signal Valid                               | $V_{WI,lo}$              | _    | _          | 8.0  | V  | 2)                                                                                                                                                                |
| 9.2.12 | Watchdog Input<br>High Signal Valid                              | $V_{WI,hi}$              | 2.6  | _          | _    | V  | 2)                                                                                                                                                                |
| 9.2.13 | Watchdog Input<br>High Signal Pulse Length                       | $t_{\mathrm{WI,hi}}$     | 0.5  | _          | _    | μS | $V_{\rm Wl} \ge V_{\rm Wl,hi}^{2}$                                                                                                                                |
| 9.2.14 | Watchdog Input<br>Low Signal Pulse Length<br>(Slewrate ≥ 1 V/μs) | $t_{WI,Io}$              | 2    | -          | _    | μS | $V_{\mathrm{WI}} \leq V_{\mathrm{WI,lo}}^{2};$<br>$\mathrm{d}V_{\mathrm{WI}}/\mathrm{d}t \geq 1 \; \mathrm{V/\mu s}$                                              |
| 9.2.15 | Watchdog Input<br>Low Signal Pulse Length<br>(Slewrate ≥ 5 V/μs) | $t_{ m WI,lo}$           | 0.5  | _          | _    | μS | $V_{\mathrm{WI}} \leq V_{\mathrm{WI,lo}}^{2};$<br>$\mathrm{d}V_{\mathrm{WI}}/\mathrm{d}t \geq 5 \; \mathrm{V/\mu s}$<br>$V_{\mathrm{WI,hi}} \geq 4 \; \mathrm{V}$ |

<sup>1)</sup> For programming a different watchdog timing, see Chapter 9.1.

<sup>2)</sup> For details on the test pulse applied, see Figure 9.



### 9.3 Typical Performance Characteristics Standard Watchdog Function

## Watchdog Trigger Time $t_{\rm WI,tr}$ versus Delay Capacitance $C_{\rm D}$



## Watchdog Trigger Time $t_{\rm WI,tr}$ versus Junction Temperature





**Package Outlines** 

### 10 Package Outlines



Figure 11 PG-SSOP-14 EP

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

### 11 Revision History

| Revision | Date       | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1      | 2012-12-03 | Page 23: Figure 9: Definition in Test Pulses Watchdog Input WI extended with low signal pulse length. Definition of frequency deleted according to the new specification of the watchdog input signal with high and low time. Page 23: Figure 10: Definition of watchdog input signal frequency deleted and definition for watchdog input low time added. Page 24: Specification for "Watchdog Input WI" corrected: Specification for watchdog input low time as replacement for watchdog input signal frequency. Slewrate specification moved to condition for watchdog input low time. Page 24: 9.2.14: Specification of minimum watchdog input low time for slewrates $\geq$ 1 V/μs. Page 24: 9.2.15: Specification of minimum watchdog input low time for slewrates $\geq$ 5 V/μs. |
| 1.0      | 2011-06-07 | Data Sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

Edition 2012-12-03

Published by Infineon Technologies AG 81726 Munich, Germany © 2012 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.