### Contents | Pin Configurations Pin Descriptions Absolute Maximum Ratings DC Characteristics AC Test Conditions Capacitance SRAM Read Cycles #1 and #2 SRAM Write Cycle #1 and #2 Hardware Mode Selection Hardware STORE Cycle AutoStore/Power up RECALL Software STORE/RECALL Mode Selection 1 Software-Controlled STORE/RECALL Cycle | 3 AutoStore INHIBIT I 4 HSB Operation 4 Best Practices 5 Preventing STORES 5 Hardware Protect 6 Low Average Active 7 Ordering Informatio 8 Commercial and 9 Military Ordering 9 Package Diagrams 0 Acronyms 0 Document Convent | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | nvSRAM Operation | | | SRAM Read1 | 1 Sales, Solutions, ar | | SRAM Write1 | | | Power Up RECALL 1<br>Software Nonvolatile STORE 1 | <ul><li>1 Products</li><li>1 PSoC Solutions</li></ul> | | Aoi. Reconnine | | | AutoStore Mode | 11 | |------------------------------------------------|--------------| | AutoStore INHIBIT Mode | 12 | | HSB Operation | 12 | | Best Practices | 13 | | Preventing STORES | <u></u> . 13 | | Hardware Protect | 2.13 | | Low Average Active Power | 13 | | Ordering Information | 14 | | Commercial and Industrial Ordering Information | 14 | | Military Ordering Information | 15 | | Package Diagrams | 16 | | Acronyms | 19 | | Document Conventions | | | Units of Measure | | | Document History Page | 20 | | Sales, Solutions, and Legal Information | 2′ | | Worldwide Sales and Design Support | | | Products | 2 | | DCoC Colutions | 2 | # **Pin Configurations** Figure 1. Pin Diagram - 32-Pin 300 Mil SOIC/CDIP Figure 2. Pin Diagram - 32-Pin 450 Mil LCC # **Pin Descriptions** | Pin Name | I/O | Description | |----------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>14</sub> -A <sub>0</sub> | Input | Address: The 15 address inputs select one of 32,768 bytes in the nvSRAM array. | | DQ <sub>7</sub> -DQ <sub>0</sub> | I/O | Data: Bidirectional 8-bit data bus for accessing the nvSRAM. | | Ē | Input | Chip Enable: The active low $\overline{E}$ input selects the device. | | W | Input | Write Enable: The active low $\overline{\underline{W}}$ enables data on the DQ pins to be written to the address location latched by the falling edge of $\overline{E}$ . | | G | Input | Output Enable: The active low $\overline{G}$ input enables the data output buffers during read cycles. Deasserting $\overline{G}$ high caused the DQ pins to tristate. | | V <sub>CC</sub> | Power Supply | Power: 5.0 V <u>+</u> 10%. | | HSB | I/O | Hardware Store Busy: When low this output indicates a Store is in progress. When pulled low external to the chip, it initiates a nonvolatile STORE operation. A weak pull-up resistor keeps this pin high if not connected (optional connection). | | $V_{CAP}$ | Power Supply | AutoStore Capacitor: Supplies power to nvSRAM during power loss to store data from SRAM to nonvolatile storage elements. | | V <sub>SS</sub> | Power Supply | Ground. | | NC | No Connect | Unlabeled pins have no internal connections. | ## **Absolute Maximum Ratings** | Voltage on Input Relative to Ground0.5 V to 7.0 V | |---------------------------------------------------------------------------------------------| | Voltage on Input Relative to $V_{ss}$ 0.6 V to $(V_{CC}$ + 0.5 V) | | Voltage on DQ <sub>0-7</sub> or $\overline{\text{HSB}}$ –0.5 V to (V <sub>CC</sub> + 0.5 V) | | Temperature under Bias –55 °C to 125 °C | | Storage Temperature65 °C to 150 °C | | Power Dissipation1 W | | DC Output Current (1 output at a time, 1s duration) 15 mA | Note Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ## **DC Characteristics** Over the operating range $(V_{CC} = 5.0 \text{ V} \pm 10\%)^{[4]}$ | Symbol | Parameter | Commercial | | | strial/<br>itary | Unit | Notes | |---------------------------------|---------------------------------------------------------------------------------|-------------------|-----------------------|-------------------|----------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Min | Max | Min Max | | N | | | I <sub>CC1</sub> <sup>[1]</sup> | Average V <sub>CC</sub> current | 1 | 97<br>80<br>70 | 1 | 100<br>85<br>70 | mA<br>mA<br>mA | $t_{AVAV}$ = 25 ns<br>$t_{AVAV}$ = 35 ns<br>$t_{AVAV}$ = 45 ns | | I <sub>CC2</sub> <sup>[2]</sup> | Average V <sub>CC</sub> current during STORE | - | 3 | ~ | 3 | mA | All Inputs Don't Care,<br>V <sub>CC</sub> = max | | I <sub>CC3</sub> <sup>[1]</sup> | Average V <sub>CC</sub> Current at t <sub>AVAV</sub> = 200 ns 5V, 25°C, Typical | - | 10 | | 10 | mA | $\overline{W} \ge (V_{CC} - 0.2 \text{ V})$<br>All others cycling, CMOS levels | | I <sub>CC4</sub> [2] | Average V <sub>CAP</sub> current during<br>AutoStore Cycle | - | 2 | _ | 2 | mA | All Inputs Don't Care | | I <sub>SB1</sub> <sup>[3]</sup> | Average V <sub>CC</sub> current<br>(Standby, Cycling TTL Input<br>Levels) | | 30<br>25<br>22 | _ | 31<br>26<br>23 | mA<br>mA<br>mA | $\begin{array}{l} t_{AVAV} = 25 \text{ ns, } \overline{\underline{E}} \geq V_{IH} \\ t_{AVAV} = 35 \text{ ns, } \overline{\underline{E}} \geq V_{IH} \\ t_{AVAV} = 45 \text{ ns, } \overline{E} \geq V_{IH} \end{array}$ | | I <sub>SB2</sub> <sup>[3]</sup> | V <sub>CC</sub> Standby current<br>(Standby, Stable CMOS Input<br>Levels) | | 1.5 | - | 1.5 | mA | $\overline{E} \geq (V_{CC} - 0.2 \text{ V})$ All Others $V_{IN} \leq 0.2 \text{ V or } \geq (V_{CC} - 0.2 \text{ V})$ | | I <sub>ILK</sub> | Input Leakage current | ı | ±1 | ı | ±1 | μΑ | $V_{CC} = max$<br>$V_{IN} = V_{SS}$ to $V_{CC}$ | | I <sub>OLK</sub> | Off-State output leakage current | - | ±5 | - | ±5 | μΑ | $V_{CC} = \max_{V_{IN} = V_{SS} \text{ to } V_{CC}, \overline{E} \text{ or } \overline{G} \ge V_{IH}$ | | V <sub>IH</sub> | Input Logic "1" voltage | 2.2 | V <sub>CC</sub> + 0.5 | 2.2 | V <sub>CC</sub> +0.5 | V | All inputs | | V <sub>IL</sub> | Input Logic "0" voltage | V <sub>SS</sub> 5 | 0.8 | V <sub>SS</sub> 5 | 0.8 | V | All inputs | | V <sub>OH</sub> | Output Logic "1" voltage | 2.4 | - | 2.4 | - | V | I <sub>OUT</sub> =-4 mA except HSB | | V <sub>OL</sub> | Output Logic "0" voltage | - | 0.4 | _ | 0.4 | V | I <sub>OUT</sub> = 8 mA except HSB | | V <sub>BL</sub> | Logic "0" voltage on HSB output | _ | 0.4 | _ | 0.4 | V | I <sub>OUT</sub> = 3 mA | | T <sub>A</sub> | Operating temperature | 0 | 70 | -40/-55 | 85/125 | °C | | - I<sub>CC1</sub> and I<sub>CC3</sub> are dependent on output loading and cycle rate. The specified values are obtained with outputs unloaded. I<sub>CC2</sub> and I<sub>CC4</sub> are the average currents required for the duration of the respective STORE cycles (t<sub>STORE</sub>). Ē ≥ V<sub>IH</sub> does not produce standby current levels until any nonvolatile cycle in progress has timed out. - 4. V<sub>CC</sub> reference levels throughout this datasheet refer to V<sub>CC</sub> if that is where the power supply connection is made, or V<sub>CAP</sub> if V<sub>CC</sub> is connected to ground. Document Number: 001-52038 Rev. \*D Page 4 of 21 ## **AC Test Conditions** | Input pulse levels | 0 V to 3 V | |------------------------------------------|------------------| | Input rise and fall times | <u>&lt;</u> 5 ns | | Input and output timing reference levels | 1.5 V | | Output load | See Figure 3 | Figure 3. AC Output Loading # Capacitance | Parameter <sup>[5]</sup> | Description | Test Conditions | Max | Unit | Conditions | |--------------------------|--------------------|--------------------------------------------------|-----|------|----------------------------------------| | Cin | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 5 | pF | $\Delta V = 0 \text{ to } 3 \text{ V}$ | | OUT | Output capacitance | | 7 | pF | $\Delta V = 0$ to 3 V | | 3°C | Recoin | | | | | | | | | | | | | | | | | | | | | | | | | | ## Note 5. These parameters are guaranteed but not tested. Document Number: 001-52038 Rev. \*D # SRAM Read Cycles #1 and #2 $(V_{CC} = 5.0 \text{ V} \pm 10\%)^{[9]}$ | NO. | Symb | ols | Parameter | STK14 | C88-25 | STK14C88-35 | | STK14C88-45 | | Unit | |-----|---------------------------------------------------------------------|------------------|---------------------------------------------------|-------|--------|-------------|-----|-------------|-----|------| | NO. | #1, #2 | Alt. | - Parameter | Min | Max | Min | Max | Min | Max | Unit | | 1 | t <sub>ELQV</sub> | t <sub>ACS</sub> | Chip enable access time | _ | 25 | _ | 35 | _ | 45 | ns | | 2 | t <sub>AVAV</sub> <sup>[6]</sup> , t <sub>ELEH</sub> <sup>[6]</sup> | t <sub>RC</sub> | Read cycle time | 25 | | 35 | _ | 45 | 2 | ns | | 3 | t <sub>AVQV</sub> <sup>7</sup> | t <sub>AA</sub> | Address access time | - | 25 | _ | 35 | - | 45 | ns | | 4 | t <sub>GLQV</sub> | t <sub>OE</sub> | Output enable to data valid | _ | 10 | _ | 15 | | 20 | ns | | 5 | t <sub>AXQX</sub> <sup>[7]</sup> | t <sub>OH</sub> | Output hold after address change | 5 | _ | 5 | -( | 5 | _ | ns | | 6 | t <sub>ELQX</sub> | $t_{LZ}$ | Address change or chip enable to output active | 5 | - | 5 | 10 | 5 | 1 | ns | | 7 | t <sub>EHQZ</sub> <sup>[8]</sup> | t <sub>HZ</sub> | Address change or chip disable to output inactive | _ | 10 | - | 13 | - | 15 | ns | | 8 | t <sub>GLQX</sub> | t <sub>OLZ</sub> | Output enable to output active | 0 | -1 | 0 | _ | 0 | _ | ns | | 9 | t <sub>GHQZ</sub> <sup>[8]</sup> | t <sub>OHZ</sub> | Output disable to output inactive | - 4 | 10 | _ | 13 | | 15 | ns | | 10 | t <sub>ELICCH</sub> <sup>[10]</sup> | t <sub>PA</sub> | Chip enable to power active | 0 | 7 | 0 | | 0 | _ | ns | | 11 | t <sub>EHICCL</sub> <sup>[10]</sup> | t <sub>PS</sub> | Chip disable to power standby | - | 25 | | 35 | _ | 45 | ns | Figure 4. SRAM Read Cycle 1: Address Controlled [6, 7] - Notes 6. W and HSB must be high during SRAM read cycles. 7. I/O state assumes E and G ≤ V<sub>IL</sub> and W ≥ V<sub>IH</sub>; device is continuously selected. 8. Measured ± 200 mV from steady state output voltage. 9. V<sub>CC</sub> reference levels throughout this datasheet refer to V<sub>CC</sub> if that is where the power supply connection is made, or V<sub>CAP</sub> if V<sub>CC</sub> is connected to ground. 10. These parameters are guaranteed but not tested. # SRAM Write Cycle #1 and #2 $(V_{CC} = 5.0 \text{ V} \pm 10\%)^{[15]}$ | NO. | S | Symbols | | Symbols Parameter | STK14C88-25 | | STK14C88-35 | | STK14C88-45 | | Unit | |-----|----------------------------|-------------------|-----------------|----------------------------------|-------------|-----|-------------|-----|-------------|-----|-------| | NO. | #1 | #2 | Alt. | raiailletei | Min | Max | Min | Max | Min | Max | Ollit | | 12 | t <sub>AVAV</sub> | t <sub>AVAV</sub> | t <sub>WC</sub> | Write cycle time | 25 | _ | 35 | _ | 45 | | ns | | 13 | t <sub>WLWH</sub> | t <sub>WLEH</sub> | $t_{WP}$ | Write pulse width | 20 | _ | 25 | _ | 30 | | ns | | 14 | t <sub>ELWH</sub> | t <sub>ELEH</sub> | $t_{CW}$ | Chip enable to end of write | 20 | _ | 25 | _ | 30 | - | ns | | 15 | t <sub>DVWH</sub> | t <sub>DVEH</sub> | t <sub>DW</sub> | Data setup to end of write | 10 | _ | 12 | _ | 15 | _ | ns | | 16 | t <sub>WHDX</sub> | t <sub>EHDX</sub> | t <sub>DH</sub> | Data hold after end of write | 0 | _ | 0 | - | 0 | - | ns | | 17 | t <sub>AVWH</sub> | t <sub>AVEH</sub> | t <sub>AW</sub> | Address setup to end of write | 20 | _ | 25 | 70 | 30 | - | ns | | 18 | t <sub>AVWL</sub> | t <sub>AVEL</sub> | t <sub>AS</sub> | Address setup to start of write | 0 | _ | 0 | 76 | 0 | - | ns | | 19 | t <sub>WHAX</sub> | t <sub>EHAX</sub> | $t_{WR}$ | Address hold after end of write | 0 | _ | 0 | 7 | 0 | - | ns | | 20 | t <sub>WLQZ</sub> [11, 12] | · | t <sub>WZ</sub> | Write enable to output disable | _ | 10 | | 13 | _ | 15 | ns | | 21 | t <sub>WHQX</sub> | | t <sub>OW</sub> | Output active after end of write | 5 | - 4 | 5 | _ | 5 | - | ns | Figure 6. SRAM Write Cycle 1: W Controlled [13, 14] Figure 7. SRAM Write Cycle 2: E Controlled [13, 14] - Notes 11. Measured ± 200 mV from steady state output voltage. 12. If W is low when E goes low, the outputs remain in the high impedance state. 13. E or W must be ≥ V<sub>IH</sub> during address transitions. 14. HSB must be high during SRAM write cycles. 15. V<sub>CC</sub> reference levels throughout this datasheet refer to V<sub>CC</sub> if that is where the power supply connection is made, or V<sub>CAP</sub> if V<sub>CC</sub> is connected to ground. ## **Hardware Mode Selection** | Ē | w | HSB | A <sub>13</sub> - A <sub>0</sub> (hex) | Mode | I/O | Power | Notes | |---|---|-----|----------------------------------------|-------------------|---------------|------------------|------------| | Н | Х | Н | X | Not Selected | Output High Z | Standby | _ | | L | Н | Н | X | Read SRAM | Output Data | Active | 23 | | L | L | Н | Х | Write SRAM | Input Data | Active | <b>5</b> - | | Х | Х | L | Х | Nonvolatile STORE | Output High Z | I <sub>CC2</sub> | 16 | # **Hardware STORE Cycle** | No. | Symbols | | Parameter | | STK14C88 | | Notes | |-----|----------------------|-------------------|-------------------------------------|-----|----------|--------|--------| | NO. | Standard | Alternate | Farameter | Min | Max | Ullits | Notes | | 22 | t <sub>STORE</sub> | t <sub>HLHZ</sub> | STORE cycle duration | - | 10 | ms | 17 | | 23 | t <sub>DELAY</sub> | t <sub>HLQZ</sub> | Time allowed to complete SRAM cycle | 1 | ı | μS | 17 | | 24 | t <sub>RECOVER</sub> | t <sub>HHQX</sub> | Hardware STORE High to inhibit Off | - | 700 | ns | 17, 18 | | 25 | t <sub>HLHX</sub> | | Hardware STORE pulse width | 15 | ı | ns | _ | | 26 | t <sub>HLBL</sub> | | Hardware STORE Low to STORE busy | _ | 300 | ns | _ | Figure 8. Hardware STORE Cycle Notes 16. HSB STORE operation occu<u>rs only</u> if an SRAM write is done since the last nonvolatile cycle. After the STORE (if any) completes, the part goes into standby mode, inhibiting all operations until HSB rises 17. E and G low, W high for output behavior. 18. t<sub>recover</sub> is only applicable after t<sub>store</sub> is complete. # **AutoStore/Power up RECALL** | NO. | Symbols | | Symbols Parameter | STK1 | Unit | Notes | | |------|----------------------|-------------------|-------------------------------------------------------|------|------|-------|--------| | 140. | Standard | Alt. | r arameter | Min | Max | Oilit | Notes | | 27 | t <sub>RESTORE</sub> | | Power up RECALL duration | _ | 550 | μS | 19 | | 28 | t <sub>STORE</sub> | t <sub>HLHZ</sub> | STORE cycle duration | _ | 10 | ms | 17, 20 | | 29 | t <sub>VSBL</sub> | | Low voltage trigger (V <sub>SWITCH</sub> ) to HSB Low | - | 300 | ns | 13 | | 30 | t <sub>DELAY</sub> | t <sub>BLQZ</sub> | Time allowed to complete SRAM cycle | 1 | - * | μs | 17 | | 31 | V <sub>SWITCH</sub> | | Low voltage trigger level | 4.0 | 4.5 | V | _ | | 32 | $V_{RESET}$ | | Low voltage reset level | _ | 3.6 | V | _ | Figure 9. AutoStore/POWER UP RECALL <sup>19.</sup> trestore starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>. 20. HSB is asserted low for 1<sub>µs</sub> when V<sub>CAP</sub> drops through V<sub>SWITCH</sub>. If an SRAM write has not taken place since the last nonvolatile cycle, HSB is released and no STORE takes place. ## Software STORE/RECALL Mode Selection | E | W | A <sub>13</sub> - A <sub>0</sub> (hex) | Mode | I/O | POWER | Notes | |---|---|----------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------|----------------| | L | Н | 0E38<br>31C7<br>03E0<br>3C1F<br>303F | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data | Active | 17, 21, 22, 23 | | | | 0FC0 | Nonvolatile STORE | Output High Z | I <sub>CC2</sub> | | | L | Н | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile <i>RECALL</i> | Output Data Output Data Output Data Output Data Output Data Output Data Output High Z | Active | 17, 21, 22, 23 | # **Software-Controlled STORE/RECALL Cycle** | NO. | Symbo | ols | Parameter ST | STK14C88-25 | | STK14C88-35 | | STK14C88-45 | | Unit | Notes | |-----|---------------------|-----------------|------------------------------------|-------------|-----|-------------|-----|-------------|-----|-------|--------| | | Standard | Alt. | | Min | Max | Min | Max | Min | Max | Oilit | Notes | | 33 | t <sub>AVAV</sub> | t <sub>RC</sub> | STORE/RECALL initiation cycle time | 35 | - | 45 | _ | 55 | _ | ns | 17 | | 34 | t <sub>AVEL</sub> | t <sub>AS</sub> | Address setup time | 0 | _ | 0 | _ | 0 | _ | ns | 24, 25 | | 35 | t <sub>ELEH</sub> | t <sub>CW</sub> | Clock pulse width | 25 | _ | 30 | _ | 35 | _ | ns | 24, 25 | | 36 | t <sub>ELAX</sub> | | Address hold time | 20 | - | 20 | _ | 20 | _ | ns | 24, 25 | | 37 | t <sub>RECALL</sub> | | RECALL duration | - | 20 | _ | 20 | _ | 20 | μS | _ | Figure 10. E Controlled Software STORE/RECALL Cycle [25] - 21. The six consecutive addresses must be in the order listed. W must be high during all six consecutive E controlled cycles to enable a nonvolatile cycle. 22. While there are 15 addresses on the STK14C88, only the lower 14 are used to control software modes. - 23. I/O state assumes $\overline{G} < V_{IL}$ . Activation of nonvolatile cycles does not depend on state of $\overline{G}$ . 24. The software sequence is clocked on the falling edge of $\overline{E}$ controlled reads without involving $\overline{G}$ (double clocking aborts the sequence). - 25. The six consecutive addresses must be in the order listed in the Software STORE/RECALL Mode Selection Table: (0E38, 31C7, 03E0, 3C1F, 303F, 0FC0) for a STORE cycle or (0E38, 31C7, 03E0, 3C1F, 303F, 0C63) for a RECALL cycle. W must be high during all six consecutive cycles. ## nvSRAM Operation The STK14C88 has two separate modes of operation: SRAM mode and nonvolatile mode. In SRAM mode, the memory operates as a standard-fast SRAM. In nonvolatile mode, data is transferred from SRAM to nonvolatile elements (the STORE operation) or from nonvolatile elements to SRAM (the RECALL operation). In this mode, SRAM functions are disabled. ### **Noise Considerations** The STK14C88 is a high-speed memory and so must have a high frequency bypass capacitor of approximately 0.1 $\mu F$ connected between $V_{CAP}$ and $V_{SS}$ , using leads and traces that are as short as possible. As with all high-speed CMOS ICs, careful routing of power, ground, and signals helps to prevent noise problems. ### SRAM Read The STK14C88 performs a read cycle whenever $\overline{E}$ and $\overline{G}$ are low, and $\overline{W}$ and $\overline{HSB}$ are high. The address specified on pins $A_{0-14}$ determines which of the 32,768 data bytes are accessed. When the read is initiated by an address transition, the outputs are valid after a delay of $t_{AVQV}$ (Read cycle #1). If the read is initiated by $\overline{E}$ or $\overline{G}$ , the outputs are valid at $t_{ELQV}$ or at $t_{GLQV}$ , whichever is later (Read cycle #2). The data outputs repeatedly respond to address changes within the $t_{AVQV}$ access time without the need for transitions on any control input pins, and remain valid until another address change or until $\overline{E}$ or $\overline{G}$ is brought high, or $\overline{W}$ or $\overline{HSB}$ is brought low. #### **SRAM Write** A write cycle is performed whenever E and W are low, and HSB is high. The address inputs must be stable prior to entering the write cycle and must remain stable until either E or W goes high at the end of the cycle. The data on the common I/O pins $DQ_{0-7}$ are written into the memory if it is valid $t_{DVWH}$ before the end of a W controlled write or $t_{DVEH}$ before the end of an E controlled write. Keep $\overline{G}$ high during the entire write cycle to avoid data bus contention on common I/O lines. If $\overline{G}$ is <u>left</u> low, internal circuitry turns off the output buffers $t_{WLOZ}$ after $\overline{W}$ goes low. # Power Up RECALL During power up, or after any low-power condition ( $V_{CAP} < V_{RESET}$ ), an internal RECALL request is latched. When $V_{CAP}$ again exceeds the sense voltage of $V_{SWITCH}$ , a RECALL cycle is automatically initiated and takes $t_{RESTORE}$ to complete. If the STK14C88 is in a write state at the end of power-up RECALL, the SRAM data will be corrupted. To avoid this, a 10 k $\Omega$ resistor should be connected either between W and system V<sub>CC</sub> or between E and system V<sub>CC</sub>. #### Software Nonvolatile STORE The STK14C88 software STORE cycle is initiated by executing sequential E controlled read cycles from six specific address locations. During the STORE cycle an erase of the previous nonvolatile data is first performed, followed by a program of the nonvolatile elements. The program operation copies the SRAM data into nonvolatile memory. When a STORE cycle is initiated, further input and output are disabled until the cycle is completed. Because a sequence of reads from specific addresses is used for STORE initiation, it is important that no other read or write accesses intervene in the sequence, or the sequence will be aborted and no STORE or RECALL takes place. To initiate the software STORE cycle, the following read sequence must be performed: - 1. Read address 0E38 (hex) Valid READ - 2. Read address 31C7 (hex) Valid READ - 3. Read address 03E0 (hex) Valid READ - 4. Read address 3C1F (hex) Valid READ - 5. Read address 303F (hex) Valid READ - 6. Read address 0FC0 (hex) Initiate STORE cycle The software sequence must be clocked with $\overline{E}$ controlled reads. After the sixth address in the sequence is entered, the STORE cycle commences and the chip is disabled. Use only read cycles in the sequence, although it is not necessary that G be low for the sequence to be valid. After the tSTORE cycle time is fulfilled, the SRAM is again activated for read and write operation. ### **Software Nonvolatile RECALL** A software RECALL cycle is initiated with a sequence of read operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of $\overline{\mathsf{E}}$ controlled read operations must be performed: - 1. Read address 0E38 (hex) Valid READ - 2. Read address 31C7 (hex) Valid READ - 3. Read address 03E0 (hex) Valid READ - 4. Read address 3C1F (hex) Valid READ - 5. Read address 303F (hex) Valid READ - 6. Read address 0C63 (hex) Initiate RECALL cycle Internally, RECALL is a two step procedure. First, the SRAM data is cleared, and second, the nonvolatile information is transferred into the SRAM cells. After the t<sub>RECALL</sub> cycle time, the SRAM is again ready for read and write operations. The RECALL operation in no way alters the data in the nonvolatile elements. The nonvolatile data can be recalled an unlimited number of times. ## **AutoStore Mode** The STK14C88 can be powered in one of three modes. During normal AutoStore operation, the STK14C88 draws current from $V_{CC}$ to charge a capacitor connected to the $V_{CAP}$ pin. This stored charge is used by the chip to perform a single STORE operation. After power up, when the voltage on the $V_{CAP}$ pin drops below $V_{SWITCH}$ , the part automatically disconnects the $V_{CAP}$ pin from $V_{CC}$ and initiate a STORE operation. Figure 11 shows the proper connection of capacitors for automatic store operation. A charge storage capacitor having a capacity of between 68 $\mu F$ and 220 $\mu F$ (±20%) rated at 6 V should be provided. In system power mode, both V $_{CC}$ and V $_{CAP}$ are connected to the + 5 V power supply without the 68 $\mu$ F capacitor. In this mode, the AutoStore function of the STK14C88 operates on the stored system charge as power goes down. The user must, however, guarantee that V $_{CC}$ does not drop below 3.6 V during the 10 ms STORE cycle. If an automatic STORE on power loss is not required, then $V_{CC}$ can be tied to ground and + 5 V applied to $V_{CAP}$ (Figure 12). This is the AutoStore Inhibit mode, in which the AutoStore function is disabled. If the STK14C88 is operated in this configuration, references to $V_{CC}$ should be changed to $V_{CAP}$ throughout this datasheet. In this mode, STORE operations may be triggered through software control or the HSB pin. To enable or disable AutoStore using an I/O port pin, see Preventing STORES on page 13. To prevent unneeded STORE operations, automatic STOREs and those initiated by externally driving HSB low are ignored unless at least one write operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a write operation has taken place. If the power supply drops faster than 20 ms/volt before $V_{CC}$ reaches $V_{SWITCH}$ , then a 2.2 $\Omega$ resistor should be inserted between $V_{CC}$ and the system supply to avoid momentary excess of current between $V_{CG}$ and $V_{CAP}$ Figure 11. AutoStore Mode ### AutoStore INHIBIT Mode If an automatic STORE on power loss is not required, then $V_{CC}$ can be tied to ground and system power applied to $V_{CAP}$ (Figure 12). This is the AutoStore Inhibit mode, in which the AutoStore function is disabled. If the STK14C88 is operated in this configuration, references to $V_{CC}$ should be changed to $V_{CAP}$ throughout this data sheet. In this mode, STORE operations may be triggered through software control. It is not permissible to change between these three options "on the fly." Figure 12. AutoStore Inhibit Mode # **HSB Operation** The STK14C88 provides the HSB pin for controlling and acknowledging the STORE operations. The HSB pin can be used to request a hardware STORE cycle. When the HSB pin is driven low, the STK14C88 conditionally initiates a STORE operation after $t_{DELAY}$ ; an actual STORE cycle only begins if a write to the SRAM took place since the last STORE or RECALL cycle. The HSB pin has a very resistive pull-up and is internally driven low to indicate a busy condition when the STORE (initiated by any means) is in progress. Pull up this pin with an external 10 $k\Omega$ resistor to $V_{CAP}$ if HSB is used as a driver. SRAM read and write operations that are in progress when HSB is driven low by any means are given time to complete before the STORE operation is initiated. After HSB goes low, the STK14C88 continues SRAM operations for $t_{\mbox{\scriptsize DELAY}}$ . During $t_{\mbox{\scriptsize DELAY}}$ , multiple SRAM read operations may take place. If a write is in progress when HSB is pulled low it is allowed a time, $t_{\mbox{\scriptsize DELAY}}$ , to complete. However, any SRAM write cycles requested after HSB goes low are inhibited until HSB returns high. The $\overline{\text{HSB}}$ pin can be used to synchronize multiple STK14C88s while using a single larger capacitor. To operate in this mode, the HSB pin should be connected together to the HSB pins from the other STK14C88s. An external pull-up resistor to + 5 V is required because HSB acts as an open drain pull-down. The $V_{CAP}$ pins from the other STK14C88 parts can be tied together and share a single capacitor. The capacitor size must be scaled by the number of devices connected to it. When any one of the STK14C88s detects a power loss and asserts HSB, the common HSB pin causes all parts to request a STORE cycle (a STORE takes place in those STK14C88s that are written since the last nonvolatile cycle). During any STORE operation, regardless of how it was initiated, the STK14C88 continues to drive the HSB pin low, releasing it only when the STORE is complete. Upon completion of the STORE operation the STK14C88 remains disabled until the HSB pin returns high. If HSB is not used, leave it unconnected. #### **Best Practices** nvSRAM products have been used effectively for over 15 years. While ease-of-use is one of the product's main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices: - The nonvolatile cells in an nvSRAM are programmed on the test floor during final test and quality assurance. Incoming inspection routines at customer or contract manufacturer's sites sometimes reprogram these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. The end product's firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, and so on, should always program a unique NV pattern (for example, complex 4-byte pattern of 46 E6 49 53 hex or more random bytes) as part of the final system manufacturing test to ensure these system routines work consistently. - Power-up boot firmware routines should rewrite the nvSRAM into the desired state (such as autostore enabled). While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently (program bugs, incoming inspection routines, and so on). - The V<sub>CAP</sub> value specified in this datasheet includes a minimum and a maximum value size. Best practice is to meet this requirement and not exceed the max V<sub>CAP</sub> value because the nvSRAM internal algorithm calculates V<sub>CAP</sub> charge time based on this max V<sub>CAP</sub> value. Customers who want to use a larger V<sub>CAP</sub> value to make sure there is extra store charge and store time should discuss their V<sub>CAP</sub> size selection with Cypress to understand any impact on the V<sub>CAP</sub> voltage level at the end of a t<sub>RECALL</sub> period. ## Preventing STORES The STORE function can be disabled on the fly by holding $\overline{\text{HSB}}$ high with a driver capable of sourcing 30 mA at a V<sub>OH</sub> of at least 2.2 V, beca<u>use</u> it must overpower the internal pull down device that drives $\overline{\text{HSB}}$ low for 20 ms at the onset of a STORE. When the STK14C88 is connected for AutoStore operation (system V<sub>CC</sub> connected to V<sub>CC</sub> and a 68 uF capacitor on V<sub>CAP</sub>) and V<sub>CC</sub> cros<u>ses</u> V<sub>SWITCH</sub> on the way down, the STK14C88 attempts to pull $\overline{\text{HSB}}$ low; if $\overline{\text{HSB}}$ does not actually get below V<sub>IL</sub>, the part stops trying to pull $\overline{\text{HSB}}$ low and abort the STORE attempt. #### **Hardware Protect** The STK14C88 offers hardware protection against inadvertent STORE operation and SRAM writes during low-voltage conditions. When $V_{CAP} < V_{SWITCH}$ , all externally initiated STORE operations and SRAM writes are inhibited. AutoStore can be completely disabled by tying $V_{CC}$ to ground and applying + 5 V to $V_{CAP}$ . This is the AutoStore Inhibit mode; in this mode STOREs are only initiated by explicit request using either the software sequence or the HSB pin. ## **Low Average Active Power** The STK14C88 draws significantly less current when it is cycled at times longer than 50 ns. Figure 13 shows the relationship between $I_{CC}$ and read cycle time. Worst case current consumption is shown for both CMOS and TTL input levels (commercial temperature range, $V_{CC}$ = 5.5 V, 100% duty cycle on chip enable). Figure 14 shows the same relationship for write cycles. If the chip enable duty cycle is less than 100%, only standby current is drawn when the chip is disabled. The overall average current drawn by the STK14C88 depends on the following items: - CMOS versus TTL input levels - The duty cycle of chip enable - The overall cycle rate for accesses - The ratio of reads to writes - The operating temperature - The V<sub>CC</sub> level - I/O loading. Figure 13. Icc (max) Reads Figure 14. Icc (max) Writes ## **Ordering Information** These parts are not recommended for new designs. | Part Number | Description | | Access Times | Temperature | |----------------|------------------------------------------|---|--------------|-------------| | STK14C88-NF25 | 5-V 32 K x 8 AutoStore nvSRAM SOIC32-300 | | 25 ns | Commercial | | STK14C88-NF45 | 5-V 32 K x 8 AutoStore nvSRAM SOIC32-300 | | 45 ns | Commercial | | STK14C88-NF25I | 5-V 32 K x 8 AutoStore nvSRAM SOIC32-300 | | 25 ns | Industrial | | STK14C88-NF45I | 5-V 32 K x 8 AutoStore nvSRAM SOIC32-300 | | 45 ns | Industrial | | STK14C88-C45I | 5-V 32 K x 8 AutoStore nvSRAM CDIP32-300 | | 45 ns | Industrial | | STK14C88-5L35M | 5-V 32 K x 8 AutoStore nvSRAM LCC32-300 | | 35 ns | Military | | STK14C88-5L45M | 5-V 32 K x 8 AutoStore nvSRAM LCC32-300 | | 45 ns | Military | | STK14C88-5C35M | 5-V 32 K x 8 AutoStore nvSRAM CDIP32-300 | | 35 ns | Military | | STK14C88-5C45M | 5-V 32 K x 8 AutoStore nvSRAM CDIP32-300 | 4 | 45 ns | Military | | STK14C88-5K35M | 5-V 32 K x 8 AutoStore nvSRAM CDIP32-300 | | 35 ns | Military | | STK14C88-5K45M | 5-V 32 K x 8 AutoStore nvSRAM CDIP32-300 | | 45 ns | Military | ## **Commercial and Industrial Ordering Information** ## **Military Ordering Information** ### STK14C88 - 5 C 45 M # **Package Diagrams** Figure 15. 32-Pin 300 mil SOIC Gull Wing (51-85127) # Package Diagrams (continued) Figure 16. 32-Pin 300 mil Side Braze DIL (001-51694) 1. ALL DIMENSIONS ARE IN MILLIMETERS AND INCHS [MIN/MAX] 2. PACKAGE WEIGHT : TBD 3. JEDEC REFERENCE : MO-058 # Package Diagrams (continued) Figure 17. 32-Pin 450 mil Ceramic LCC (51-80068) ## **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | nvSRAM | nonvolatile static random access memory | | SSOP | shrink small-outline package | | SOIC | small-outline integrated circuit | | TSOP II | thin small outline package | | FBGA | fine-pitch ball grid array | | RoHS | restriction of hazardous substances | | I/O | input/output | | CMOS | complementary metal oxide semiconductor | | EIA | electronic industries alliance | | RWI | read and write inhibited | ## **Document Conventions** ### **Units of Measure** | nvSRAM<br>SSOP | nonvolatile static random access memory | | | |----------------|-----------------------------------------|--------|-----------------| | | - | Symbol | Unit of Measure | | | shrink small-outline package | °C | degrees Celsius | | SOIC | small-outline integrated circuit | Hz | hertz | | TSOP II | thin small outline package | kbit | 1024 bits | | FBGA | fine-pitch ball grid array | kHz | kilohertz | | RoHS | restriction of hazardous substances | kΩ | kilohm | | /O | input/output | μΑ | microampere | | CMOS | complementary metal oxide semiconductor | mA | milliampere | | EIA | electronic industries alliance | μF | microfarad | | RWI | read and write inhibited | MHz | megahertz | | | | μS | microsecond | | | | ms | millisecond | | | | ns | nanosecond | | | | pF | picofarad | | | | V | volt | | | | Ω | ohm | | | | W | watt | | | | | | | | anine | | | | | 2 ecolulus | | | | 40 | Recommende | | | | 40 | Recolution | | | # **Document History Page** | ECN No. | Orig. of Change | Submission<br>Date | Description of Change | |---------|-------------------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2668632 | GVCH | 03/04/2009 | New data sheet | | 2718242 | GVCH | 06/12/09 | Ordering Information description: Corrected typo | | 2821358 | GVCH | 12/04/2009 | Added Note in Ordering Information mentioning that these parts are no recommended for new designs. Added "Not recommended for New Designs" watermark in the PDF. Added Contents on page 2. | | 3210316 | GVCH | 03/30/2011 | Moved contents of page 14 to page 10. Updated package diagram. Added Acronyms and Document Conventions. | | 3530341 | GVCH | 02/20/2012 | Removed inactive parts (STK14C88-NF35, STK14C88-NF25TR, STK14C88-NF35TR, STK14C88-NF35TR, STK14C88-NF35IR, STK14C88-NF35IR, STK14C88-NF35ITR and STK14C88-NF45ITR) from Ordering Information table. Updated Package Diagrams 51-85127 (from Rev *B to *C) and 51-8006 (from Rev *A to *B) | | | ecoin | | | | 10, | | | | | | 2821358<br>3210316<br>3530341 | 2821358 GVCH 3210316 GVCH | 2821358 GVCH 12/04/2009 3210316 GVCH 03/30/2011 3530341 GVCH 02/20/2012 | ## Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory Optical & Image Sensing **PSoC** Touch Sensing **USB** Controllers Wireless/RF cypress.com/go/automotive #### **PSoC Solutions** The information sess product is say paper set of the control th © Cypress Semiconductor Corporation, 2009-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-52038 Rev. \*D Revised February 20, 2012 Page 21 of 21