

## Absolute Maximum Ratings (Note 1)

| Input Supply Voltage (+V <sub>N</sub> ) | . 40V |
|-----------------------------------------|-------|
| Sense Inputs                            |       |
| SCR Trigger Current (Note 2) 30         | 00mÄ  |
| Indicator Output Voltage                | . 40V |

Note 1. Values beyond which damage may occur.

Note 2. At higher input voltages, a dissipation limiting resistor,  $\rm R_{\rm G}$  is required. See Figure 1.

## Thermal Data

### J Package:

| Thermal Resistance-Junction to Case, θ <sub>IC</sub>           |
|----------------------------------------------------------------|
| Thermal Resistance-Junction to Ambient, <sub>0JA</sub> 80°C/W  |
| N Package:                                                     |
| Thermal Resistance-Junction to Case, θ <sub>IC</sub> 40°C/W    |
| Thermal Resistance-Junction to Ambient, θ <sub>JA</sub> 65°C/W |
| DW Package:                                                    |
| Thermal Resistance-Junction to Case, θ <sub>IC</sub> 40°C/W    |
| Thermal Resistance-Junction to Ambient, 0,1,                   |
| L Package:                                                     |
| Thermal Resistance-Junction to Case,                           |
| Thermal Resistance-Junction to Ambient, θ <sub>μ</sub> 120°C/W |
| 0,1                                                            |

| Indicator Output Sink Current                                   | 50mA  |
|-----------------------------------------------------------------|-------|
| Operating Junction Temperature                                  |       |
| Hermetic (J, L Packages)                                        | 150°C |
| Plastic (N, DW Packages)                                        | 150°C |
| Storage Temperature Range65°C to                                | 150°C |
| RoHS Peak package Solder Reflow Temp. (40 sec. max. exp.) 260°C | (+05) |

Note A. Junction Temperature Calculation:  $T_J = T_A + (P_D \times \theta_{JA})$ .

Note B. The above numbers for  $\theta_{JC}$  are maximums for the limiting thermal resistance of the package in a standard mounting configuration. The  $\theta_{JA}$  numbers are meant to be guidelines for the thermal performance of the device/pc-board system. All of the above assume no ambient airflow.

Delay Timing Capcitor (Note 4) ..... 0 to 1µF

0°C to 70°C

Operating Ambient Temperature Range

SG3543 .....

## Recommended Operating Conditions (Note 3)

| Input Supply Voltage (+V <sub>IN</sub> ) | 4.7V to 40V                |
|------------------------------------------|----------------------------|
| Current Limit Common Mode                |                            |
| Input Voltage Range                      | 0V to +V <sub>IN</sub> -3V |
| Reference Load Current                   | 0 to 10mA                  |
| Indicator Output Voltage                 | 4.7V to 40V                |
| Indicator Output Current                 | 0 to 10mA                  |

| Note 3: | Range | over | which | the | device | is | functional. |
|---------|-------|------|-------|-----|--------|----|-------------|

Note 4. Larger value capacitor may be used with peak current limiting. See Figure 7.

## **Electrical Characteristics**

(Unless otherwise specified, these specifications apply over the operating ambient temperatures for SG1543 with -55°C  $\leq T_A \leq 125$ °C, SG2543 with -25°C  $\leq T_A \leq 85$ °C, SG3543 with 0°C  $\leq T_A \leq 70$ °C, and +V<sub>N</sub> = 10V. Indicator outputs have 2k $\Omega$  pull-up resistor. Low duty cycle testing techniques are used which maintains junction and case temperatures equal to the ambient temperature.)

| Parameter             | Test Conditions                                     | SG15 | SG1543/SG2543 SG3543 |      |      | 3    | Units |       |
|-----------------------|-----------------------------------------------------|------|----------------------|------|------|------|-------|-------|
| Parameter             | Test conditions                                     | Min. | Min. Typ. Max.       |      | Min. | Тур. | Max.  | Units |
| Supply Section        |                                                     | ·    |                      |      |      |      |       |       |
| Input Voltage Range   | $T_{J} = 25^{\circ}C$ to $T_{MAX}$                  | 4.5  |                      | 40   | 4.5  |      | 40    | V     |
|                       |                                                     | 4.7  |                      | 40   | 4.7  |      | 40    | V     |
| Supply Current        | $+V_{IN} = 40V$ , Outputs open, $T_J = 25^{\circ}C$ |      | 7                    | 10   |      | 7    | 10    | mA    |
| Reference Section     |                                                     | ·    |                      |      |      |      |       |       |
| Output Voltage        | T <sub>1</sub> = 25°C                               | 2.48 | 2.50                 | 2.52 | 2.45 | 2.50 | 2.55  | V     |
|                       |                                                     | 2.45 |                      | 2.55 | 2.40 |      | 2.60  | V     |
| Line Regulation       | +V <sub>IN</sub> = 5 to 30V                         |      | 1                    | 5    |      | 1    | 5     | mV    |
| Load Regulation       | I <sub>REF</sub> = 0 to 10mA                        |      | 1                    | 10   |      | 1    | 10    | mV    |
| Short Circuit Current | $V_{\text{REF}} = 0V$                               | 12   | 25                   | 40   | 12   | 25   | 40    | mA    |
| Temperature Stability |                                                     |      | .005                 |      |      | .005 |       | %/°C  |



### Electrical Characteristics (Continued)

| Parameter                      | Test Conditions                                                     | SG1543/SG2543 |                |                    |      | Units |                     |       |
|--------------------------------|---------------------------------------------------------------------|---------------|----------------|--------------------|------|-------|---------------------|-------|
| Falalletei                     | Test conditions                                                     | Min.          | Min. Typ. Max. |                    | Min. | Тур.  | Max.                | Units |
| Comparator Section             |                                                                     |               |                |                    |      |       |                     |       |
| Input Threshold (Note 5)       | T <sub>1</sub> = 25°C                                               | 2.45          | 2.50           | 2.55               | 2.40 | 2.50  |                     | V     |
|                                |                                                                     | 2.40          |                | 2.60               | 2.35 |       | 2.65                | V     |
| Input Hysteresis               |                                                                     |               | 25             |                    |      | 25    |                     | mV    |
| Input Bias Current             | nt Sense input = 0V                                                 |               |                | 1.0                |      | 0.3   | 1.0                 | μA    |
| Delay Saturation               |                                                                     |               | 0.2            | 0.5                |      | 0.2   | 0.5                 | V     |
| Delay High Level               |                                                                     |               | 6              | 8                  |      | 6     | 8                   | V     |
| Delay Charging Current         | $V_{\rm D} = 0V$                                                    | 200           | 250            | 300                | 200  | 250   | 300                 | μA    |
| Indicate Saturation            | I, = 10mA                                                           |               | 0.2            | 0.5                |      | 0.2   | 0.5                 | V     |
| Indicate Leakage               | $\tilde{V}_{IND} = 40V$                                             |               | .01            | 1.0                |      | 0.1   | 1.0                 | μA    |
| Propagation Delay              | $V_{0,V, INPUT} = 2.7V, V_{U,V, INPUT} = 2.3V, T_{J} = 25^{\circ}C$ |               |                |                    |      |       |                     |       |
|                                | $C_p = 0$                                                           |               | 400            |                    |      | 400   |                     | ns    |
|                                | $C_{D} = 1 \mu F$                                                   |               | 10             |                    |      | 10    |                     | ms    |
| SCR Trigger Section            |                                                                     |               |                |                    |      |       |                     | 1     |
| Peak Output Current            | $+V_{IN} = 5V, R_{G} = 0, V_{O} = 0$                                | 100           | 200            | 400                | 100  | 200   | 400                 | mA    |
| Peak Output Voltage            | +V <sub>IN</sub> = 15V, I <sub>0</sub> = 100mA                      | 12            | 13             |                    | 12   | 13    |                     | V     |
| Output Off Voltage             | $+V_{IN} = 40V, R_{I} = 1k\Omega$                                   |               | 0              | 0.1                |      | 0     | 0.1                 | V     |
| Remote Activate Current        | REM. ACT. pin = Gnd                                                 |               | 0.4            | 0.8                |      | 0.4   | 0.8                 | mA    |
| Remote Activate Voltage        | REM. ACT pin open                                                   |               | 2              | 6                  |      | 2     | 6                   | V     |
| Reset Current                  | RESET pin = Gnd, REM. ACT. = Gnd                                    |               | 0.4            | 0.8                |      | 0.4   | 0.8                 | mA    |
| Reset Voltage                  | RESET pin open, REM. ACT. = Gnd                                     |               | 2              | 6                  |      | 2     | 6                   | V     |
| Output Current Rise Time       | $R_1 = 50\Omega, T_1 = 25^{\circ}C, C_D = 0$                        |               | 400            |                    |      | 400   |                     | mA/μs |
| Prop. Delay from REM. ACT. Pin | V <sub>REM. ACT.</sub> = 0.4V                                       |               | 300            |                    |      | 300   |                     | ns    |
| Prop. Delay fom O.V. INPUT Pin | V <sub>0.V. INPUT</sub> = 2.7V                                      |               | 500            |                    |      | 500   |                     | ns    |
| Current Limit Section          |                                                                     |               |                |                    |      |       | -                   |       |
| Input Voltage Range            |                                                                     | 0             |                | V <sub>⊪</sub> -3V | 0    |       | V <sub>IN</sub> -3V | V     |
| Input Bias Current             | OFFSET/COMP pin open, V <sub>CM</sub> = 0V                          |               | 0.3            | 1.0                |      | 0.3   | 1.0                 | μA    |
| Input Offset Voltage           | OFFSET/COMP pin open, $V_{CM}^{M} = 0V$ ,                           |               | 0              | 10                 |      | 0     | 15                  | mV    |
|                                | $10k\Omega$ from OFFSET/COMP pin to Gnd,T = 25°C                    | 80            | 100            | 120                | 70   | 100   | 130                 | mV    |
| CMRR                           | $0 \le V_{CM} \le 12V, V_{IN} = 15V$                                | 60            | 70             |                    | 60   | 70    |                     | dB    |
| AVOL                           | OFFSET/COMP pin open, $V_{CM} = 0V$                                 | 72            | 80             |                    | 72   | 80    |                     | dB    |
| Output Saturation              | I, = 10mA                                                           |               | 0.2            | 0.5                |      | 0.2   | 0.5                 | V     |
| Output Leakage                 | $V_{\rm IND} = 40V$                                                 |               | .01            | 1.0                |      | .01   | 1.0                 | μA    |
| Small Signal Bandwidth         | $A_{V} = 0$ dB, T <sub>1</sub> = 25°C                               |               | 5              |                    |      | 5     |                     | MHz   |
| Propagation Delay              | $V_{\text{OVERDRIVE}}$ = 100mV, T <sub>J</sub> = 25°C               |               | 200            |                    |      | 200   |                     | ns    |

Note 5. Input voltage rising on O.V. Input and falling on U.V. Input.

### **Characteristics Curves**





Figure 2 · Activation Delay Vs. Capacitor Value



### Characteristics Curves (Continued)



Figure 3 · Comparator Input Hysteresis



Figure 5 · Current Limit Amplifier Gain



Figure 4 · Current Limit Input Threshold





# SG1543

**Application Information** 



Figure 7 · Surge Limit Circuit for Large Delay Capacitors

The 100 ohm resistor limits the peak discharge current into the SG1543 while the external PNP transistor provides a high peak-current discharge path for the delay capacitor.



Figure 8 · Input Line Monitor







## Connection Diagrams and Ordering Information (See Notes Below)

| Package                                                            | Part No.                                | Ambient<br>Temperature Range                       | Connection Diagram                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16-PIN CERAMIC DIP<br>J - PACKAGE                                  | SG1543J-883B<br>SG1543J-DESC<br>SG1543J | -55°C to 125°C<br>-55°C to 125°C<br>-55°C to 125°C | S.C.R. TRIGGER 1 16 +V <sub>N</sub><br>REMOTE ACTIVATE 2 15 V <sub>REF</sub><br>RESET 3 14 GROUND<br>O.V. INDICATE 4 13 C.L. OUTPUT<br>O.V. DELAY 5 12 OFFSET/COMP<br>O.V. INPUT 6 11 C.L. N.I. INPUT                                                                                                                                                                                              |
| 16-PIN PLASTIC DIP<br>N - PACKAGE                                  | SG2543N<br>SG3543N                      | -25°C to 85°C<br>0°C to 70°C                       | U.V. INPUT 7 10 C.L. INV. INPUT<br>U.V. DELAY 8 9 U.V. INDICATE<br>N Package: RoHS Compliant / Pb-free Transition DC: 0503<br>N Package: RoHS / Pb-free 100% Matte Tin Lead Finish                                                                                                                                                                                                                 |
| 16-PIN WIDE BODY<br>PLASTIC SOIC<br>DW - PACKAGE                   | SG2543DW<br>SG3543DW                    | -25°C to 85°C<br>0°C to 70°C                       | S.C.R. TRIGGER 1 1 16 +V <sub>IN</sub><br>REMOTE ACTIVATE 2 15 V <sub>REF</sub><br>RESET 4 3 14 GROUND<br>0.V. INDICATE 4 13 C.L. OUTPUT<br>0.V. DELAY 5 12 OFFSET/COMP<br>0.V. INPUT 6 11 C.L. N.I. INPUT<br>U.V. INPUT 7 10 C.L. INV. INPUT<br>U.V. DELAY 8 9 U.V. INDICATE<br>DW Package: RoHS Compliant / Pb-free Transition DC: 0516<br>DW Package: RoHS / Pb-free 100% Matte Tin Lead Finish |
| 20-PIN CERAMIC<br>LEADLESS CHIP CARRIER<br>L - PACKAGE<br>(Note 3) | SG1543L-883B<br>SG1543L-DESC<br>SG1543L | -55°C to 125°C<br>-55°C to 125°C                   | 1. N.C. 3 2 1 20 19 11. N.C.   2. SCR TRIGGER 11. N.C. 12. U.V. INDICATE   3. REMOTE ACTIVATE 11. N.C. 12. U.V. INDICATE   4. RESET 5 17 14. C.L. NV. INPUT   5. O.V. INDICATE 6 16 15. OFFSET/COMP   6. N.C. 7 17 14. C.L. OUTPUT   8. O.V. INPUT 8 17 14. C.L. OUTPUT   9. U.V. INPUT 14 18. GROUND   9. U.V. INPUT 9 10 11 12 13                                                                |

Note 1. Contact factory for DESC product availablity.

2. All packages are viewed from the top.

3. Consult factory for product availability.

4. Hermetic Packages J & L use Pb37/Sn63 hot solder lead finish, contact factory for availability of RoHS versions.



### Package Outline Dimensions

Controlling dimensions are in inches, metric equivalents are shown for general information.



| DIM | MILLIM | ETERS | INC   | IES   |
|-----|--------|-------|-------|-------|
|     | MIN    | MAX   | MIN   | MAX   |
| Α   | -      | 5.08  | -     | 0.200 |
| b   | 0.38   | 0.51  | 0.015 | 0.020 |
| b2  | 1.04   | 1.65  | 0.045 | 0.065 |
| С   | 0.20   | 0.38  | 0.008 | 0.015 |
| D   | 19.30  | 19.94 | 0.760 | 0.785 |
| E   | 5.59   | 7.11  | 0.220 | 0.280 |
| е   | 2.54   | BSC   | 0.100 | BSC   |
| eA  | 7.37   | 7.87  | 0.290 | 0.310 |
| Н   | 0.63   | 1.78  | 0.025 | 0.070 |
| L   | 3.18   | 5.08  | 0.125 | 0.200 |
| θ   | -      | 15°   | -     | 15°   |
| Q   | 0.51   | 1.02  | 0.020 | 0.040 |

Note:

Dimensions do not include protrusions; these shall not exceed 0.155mm (.006") on any side. Lead dimension shall not include solder coverage.





| DIM | MILLIM | ETERS | INC   | HES    |
|-----|--------|-------|-------|--------|
| DIM | MIN    | MAX   | MIN   | MAX    |
| А   | -      | 5.33  | -     | 0.210  |
| A1  | 0.38   | -     | 0.015 | -      |
| A2  | 3.30   | Тур.  | 0.13  | 0 Тур. |
| b   | 0.36   | 0.56  | 0.014 | 0.022  |
| b1  | 1.14   | 1.78  | 0.045 | 0.070  |
| С   | 0.20   | 0.36  | 0.008 | 0.014  |
| D   | 18.67  | 19.69 | 0.735 | 0.775  |
| е   | 2.54   | BSC   | 0.100 | D BSC  |
| Е   | 7.62   | 8.26  | 0.300 | 0.325  |
| E1  | 6.10   | 7.11  | 0.240 | 0.280  |
| L   | 2.92   | 0.381 | 0.115 | 0.150  |
| θ   | -      | 15°   | -     | 15°    |

Note:

Dimensions do not include protrusions; these shall not exceed 0.155mm (.006") on any side. Lead dimension shall not include solder coverage.

Figure 13 · N 16-Pin Plastic Dual Inline Package Dimensions



## Package Outline Dimensions (Continued)



| DIM | MILLIMETERS IN |       |       | HES   |
|-----|----------------|-------|-------|-------|
| DIN | MIN            | MAX   | MIN   | MAX   |
| А   | 2.06           | 2.65  | 0.081 | 0.104 |
| A1  | 0.10           | 0.30  | 0.004 | 0.012 |
| A2  | 2.03           | 2.55  | 0.080 | 0.100 |
| В   | 0.33           | 0.51  | 0.013 | 0.020 |
| С   | 0.23           | 0.32  | 0.009 | 0.013 |
| D   | 10.08          | 10.50 | 0.397 | 0.413 |
| Е   | 7.40           | 7.60  | 0.291 | 0.299 |
| е   | 1.27           | BSC   | 0.05  | BSC   |
| Н   | 10.00          | 10.65 | 0.394 | 0.419 |
| L   | 0.40           | 1.27  | 0.016 | 0.050 |
| θ   | 0°             | 8°    | 0°    | 8°    |
| *LC | -              | 0.10  | -     | 0.004 |

\*Lead co planarity

Note:

Dimensions do not include protrusions; these shall not exceed 0.155mm (.006") on any side. Lead dimension shall not include solder coverage.

### Figure 14 - DW 16-Pin SOWB Package Dimensions



| DIM | MILLIM | ETERS | INC    | HES   |  |
|-----|--------|-------|--------|-------|--|
| DIN | MIN    | MAX   | MIN    | MAX   |  |
| D/E | 8.64   | 9.14  | 0.340  | 0.360 |  |
| E3  | -      | 8.128 | -      | 0.320 |  |
| е   | 1.270  | BSC   | 0.050  | ) BSC |  |
| B1  | 0.635  | TYP   | 0.02   | 5 TYP |  |
| L   | 1.02   | 1.52  | 0.040  | 0.060 |  |
| А   | 1.626  | 2.286 | 0.064  | 0.090 |  |
| h   | 1.016  | TYP   | 0.04   | 0 TYP |  |
| A1  | 1.372  | 1.68  | 0.054  | 0.066 |  |
| A2  | -      | 1.168 | -      | 0.046 |  |
| L2  | 1.91   | 2.41  | 0.075  | 0.95  |  |
| B3  | 0.20   | 3R    | 0.008R |       |  |

### Note:

All exposed metalized area shall be gold plated 60 microinch minimum thickness over nickel plated unless otherwise specified in purchase order.

Figure 15 · L 20-Pin Ceramic LCC Package Outline Dimensions



#### Microsemi Corporate Headquarters One Enterprise, Aliso Viejo, CA 92656 USA

Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996

### E-mail: sales.support@microsemi.com

© 2015 Microsemi Corporation. All rights reserved. Microsemi and the Microsemi logo are trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners.

Microsemi Corporation (Nasdaq: MSCC) offers a comprehensive portfolio of semiconductor and system solutions for communications, defense & security, aerospace and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; security technologies and scalable anti-tamper products; Power-over-Ethernet ICs and midspans; as well as custom design capabilities and services. Microsemi is headquartered in Aliso Viejo, Calif., and has approximately 3,400 employees globally. Learn more at **www.microsemi.com**.

Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.