

# Table 2. DC Electrical Characteristics (-40° C ≤ T<sub>A</sub> ≤ 85° C)

| Symbol          | Parameter                 | Condition                                           | Typical | Unit |
|-----------------|---------------------------|-----------------------------------------------------|---------|------|
| V <sub>IH</sub> | High Level Input Voltage  | $2.7 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}$ | 2.0     | V    |
| V <sub>IL</sub> | Low Level Input Voltage   | 2.7 V ≤ V <sub>DD</sub> ≤ 3.3 V                     | 0.8     | V    |
| V <sub>OH</sub> | High Level Output Voltage | V <sub>DD</sub> = 2.7 V; I <sub>OH</sub> = 2.9 mA   | 2.2     | V    |
| V <sub>OL</sub> | Low Level Output Voltage  | V <sub>DD</sub> = 2.7 V; I <sub>OL</sub> = 2.6 mA   | 0.4     | V    |

# Table 3. AC Characteristics (-40° C $\leq$ T<sub>A</sub> $\leq$ 85° C)

| Symbol           | Parameter                          | Condition*                                                           | Typical | Unit |
|------------------|------------------------------------|----------------------------------------------------------------------|---------|------|
| t <sub>PHL</sub> | Propagation Delay<br>(High to Low) | 50 MHz Pulse Train Input;<br>$C_L = 10 \text{ pF}, R_L = 500 \Omega$ | 2.6     | ns   |
| t <sub>PLH</sub> | Propagation Delay (Low to High)    | 50 MHz Pulse Train Input;<br>$C_L = 10 \text{ pF}, R_L = 500 \Omega$ | 2.8     | ns   |
| t <sub>r</sub>   | Output Rise Time (10% to 90%)      | 50 MHz Pulse Train Input;<br>$C_L = 10 \text{ pF}, R_L = 500 \Omega$ | 2.2     | ns   |
| t <sub>f</sub>   | Output Fall Time<br>(90% to 10%)   | 50 MHz Pulse Train Input;<br>$C_L = 10 \text{ pF}, R_L = 500 \Omega$ | 2.1     | ns   |

<sup>\*</sup> See figure 5 for AC test circuit

Table 4. Typical Output Swing  $(V_{DD} = 2.7 \text{ V})$ 

| Frequency | Condition                                                              | Typical | Unit |
|-----------|------------------------------------------------------------------------|---------|------|
| 50 MHz    | 200 mVp-p Sinusoidal Input;<br>$C_L = 10$ pF, $R_L = 500 \Omega$       | 2.3     | Vp-p |
| 500 MHz   | 200 mVp-p Sinusoidal Input;<br>$C_L = 10 \text{ pF}, R_L = 500 \Omega$ | 1.9     | Vp-p |
| 1500 MHz  | 200 mVp-p Sinusoidal Input;<br>$C_L = 10 \text{ pF}, R_L = 500 \Omega$ | 1.6     | Vp-p |



Figure 3. Pin Configuration (Top View)



Table 5. Pin Descriptions

| Pin<br>No. | Pin<br>Name | Description                                                                                       |  |
|------------|-------------|---------------------------------------------------------------------------------------------------|--|
| 1          | N/C         | No Connect. This pin should be left open.                                                         |  |
| 2          | GND         | Ground pin. Ground pattern on the board should be as wide as possible to reduce ground impedance. |  |
| 3          | IN          | Input signal pin. DC blocking capacitor required (100 pF typical).                                |  |
| 4          | $V_{DD}$    | Power supply pin. Bypassing is required.                                                          |  |
| 5          | GND         | Ground pin.                                                                                       |  |
| 6          | OUT         | Divided frequency output pin. DC blocking capacitor required (100 pF typical).                    |  |

Table 6. Absolute Maximum Ratings

| Symbol          | Parameter/Conditions           | Min | Max  | Units |
|-----------------|--------------------------------|-----|------|-------|
| $V_{DD}$        | Supply voltage                 |     | 4.0  | ٧     |
| Pin             | Input Power                    |     | 13   | dBm   |
| T <sub>ST</sub> | Storage temperature range      | -65 | 150  | °C    |
| T <sub>OP</sub> | Operating temperature range    | -40 | 85   | °C    |
| VESD            | ESD voltage (Human Body Model) |     | 2000 | V     |

Exceeding absolute maximum ratings may cause permanent damage. Operation should be restricted to the limits in the Operating Ranges table. Operation between operating range maximum and absolute maximum for extended periods may reduce reliability.

# **Electrostatic Discharge (ESD) Precautions**

When handling this UltraCMOS™ device, observe the same precautions that you would use with other ESD-sensitive devices. Although this device contains circuitry to protect it from damage due to ESD, precautions should be taken to avoid exceeding the rating specified in Table 6.

# Latch-Up Avoidance

Unlike conventional CMOS devices, UltraCMOS™ devices are immune to latch-up.

# **Device Functional Considerations**

The PE3511 divides an input signal, up to a frequency of 1500 MHz, by a factor of two thereby producing an output frequency at half the input frequency. To work properly with low impedance, ground referenced interfaces, the input and output signals (pins 3 & 6) must be AC coupled via an external capacitor, as shown in the test circuit in Figure 4.

The ground pattern on the board should be made as wide as possible to minimize ground impedance. See Figure 9 for a layout example.



Figure 4. Test Circuit Block Diagram



Figure 5. AC Test Circuit





# Typical Performance Data: V<sub>DD</sub> = 3.0 V

Figure 6. Input Sensitivity



Figure 7. Device Current



Figure 8. Output Power





# **Evaluation Kit**

# **Evaluation Kit Operation**

The SC-70 Prescaler Evaluation Board was designed to help customers evaluate the PE3511 divide-by-2 prescaler. On this board, the device input (pin 3) is connected to connector J1 through a 50 Ω transmission line. A series capacitor (C1) provides the necessary DC block for the device input. A value of 100 pF was used for this board layout; other applications may require a different value.

The device output (pin 6) is connected to J3 through a 50  $\Omega$  transmission line. A series capacitor (C5) provides the necessary DC block for the device output. This capacitor value must be chosen to have a low impedance at the desired output frequency of the device. A value of 100 pF was chosen for the evaluation board. At both input and output, select a capacitor value that offers low series reactance while ensuring that any parasitic resonances are well above the operating bandwidth.

The board is constructed of a two-layer FR4 material with a total thickness of 0.031". The bottom layer provides ground for the RF transmission lines. The transmission lines were designed using a coplanar waveguide above ground plane model with trace width of 0.030", trace gaps of 0.007", dielectric thickness of 0.028", metal thickness of 0.0014", and  $\varepsilon_r$  of 4.4. Note that the predominate mode of these transmission lines is coplanar waveguide. Liberal numbers of plated through holes unite the top and

bottom ground areas for best performance.

J6 provides DC power to the device via pin 4. Two decoupling capacitors (100 pF, 1000 pF) are included on this trace. It is the customer's responsibility to determine proper supply decoupling for their design application.

# **Applications Support**

If you have a problem with your evaluation kit or if you have applications questions call (858) 731-9400 and ask for applications support. You may also contact us by fax or e-mail:

Fax: (858) 731-9499 E-Mail: help@psemi.com

# Figure 9. Evaluation Board Layouts

Peregrine Specification 101/0110



Figure 10. Evaluation Board Schematic

Peregrine Specification 102/0189



©2003-2008 Peregrine Semiconductor Corp. All rights reserved.



Figure 11. Package Drawing

6-lead SC-70







- NOTE:
  1. ALL DIMENSIONS ARE IN MILLIMETERS
  2. DIMENSIONS ARE INCLUSIVE OF PLATING
  3. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH & METAL BLIDD
- 4. ALL SPECIFICATIONS COMPLY TO EIAJ SC70

Figure 12. Tape and Reel Specifications



### Notes:

- 1. 10 sprocket hole pitch cumulative tolerance ±.02.
- 2. Camber not to exceed 1mm in 100mm.
- 3. Material: Black Conductive Advantek Polystyrene.
- 4. Ao and Bo measured on a plane 0.3mm above the bottom of the pocket
- 5. Ko measured from a plane on the inside bottom of the pocket to the top surface of the carrier.
- 6. Pocket position relative to sprocket hole measured as true position of pocket, not pocket hole.

# **Table 7. Ordering Information**

| Order Code | Part Marking | Description          | Package            | Shipping Method  |
|------------|--------------|----------------------|--------------------|------------------|
| 3511-51    | 511          | PE3511G-06SC70-7680A | Green 6-lead SC-70 | Tape or loose    |
| 3511-52    | 511          | PE3511G-06SC70-3000C | Green 6-lead SC-70 | 3000 units / T&R |
| 3511-00    | PE3511-EK    | PE3511-06SC70-EK     | Evaluation Kit     | 1 / Box          |

 $Ao = 2.25 \, mm$ 

Bo = 2.4 mm

Ko = 1.2 mm



# Sales Offices

#### The Americas

## Peregrine Semiconductor Corporation

9380 Carroll Park Drive San Diego, CA 92121 Tel: 858-731-9400 Fax: 858-731-9499

### **Europe**

# **Peregrine Semiconductor Europe**

**Bâtiment Maine** 13-15 rue des Quatre Vents F-92380 Garches, France Tel: +33-1-4741-9173

Fax: +33-1-4741-9173

Fax: +33-4-4239-7227

# Space and Defense Products

### Americas:

Tel: 858-731-9453 Europe, Asia Pacific: 180 Rue Jean de Guiramand 13852 Aix-En-Provence Cedex 3, France Tel: +33-4-4239-3361

For a list of representatives in your area, please refer to our Web site at: www.psemi.com

# Peregrine Semiconductor, Asia Pacific (APAC)

Shanghai, 200040, P.R. China Tel: +86-21-5836-8276 Fax: +86-21-5836-7652

# Peregrine Semiconductor, Korea

#B-2607, Kolon Tripolis, #210 Geumgok-dong, Bundang-gu, Seongnam-si Gyeonggi-do, 463-480 S. Korea Tel: +82-31-728-4300

Fax: +82-31-728-4305

# Peregrine Semiconductor K.K., Japan

Teikoku Hotel Tower 10B-6 1-1-1 Uchisaiwai-cho, Chiyoda-ku Tokyo 100-0011 Japan

Tel: +81-3-3502-5211 Fax: +81-3-3502-5213

# **Data Sheet Identification**

# Advance Information

The product is in a formative or design stage. The data sheet contains design target specifications for product development. Specifications and features may change in any manner without notice.

# Preliminary Specification

The data sheet contains preliminary data. Additional data may be added at a later date. Peregrine reserves the right to change specifications at any time without notice in order to supply the best possible product.

### **Product Specification**

The data sheet contains final data. In the event Peregrine decides to change the specifications, Peregrine will notify customers of the intended changes by issuing a DCN (Document Change Notice).

The information in this data sheet is believed to be reliable. However, Peregrine assumes no liability for the use of this information. Use shall be entirely at the user's own risk.

No patent rights or licenses to any circuits described in this data sheet are implied or granted to any third party.

Peregrine's products are not designed or intended for use in devices or systems intended for surgical implant, or in other applications intended to support or sustain life, or in any application in which the failure of the Peregrine product could create a situation in which personal injury or death might occur. Peregrine assumes no liability for damages, including consequential or incidental damages, arising out of the use of its products in such applications.

The Peregrine name, logo, and UTSi are registered trademarks and UltraCMOS and HaRP are trademarks of Peregrine Semiconductor Corp.

Document No. 70-0106-06 | www.psemi.com

©2003-2008 Peregrine Semiconductor Corp. All rights reserved.