# **TABLE OF CONTENTS** | 1 | General Description | | | | | | | | | | |----|---------------------------|-------------|------------------------------------------------|----|--|--|--|--|--|--| | 2 | PAC Family Applications9 | | | | | | | | | | | 3 | Product Selection Summary | | | | | | | | | | | 4 | Ordering Information | | | | | | | | | | | 5 | PAC5220 Features1 | | | | | | | | | | | 6 | Absolute Maximum Ratings | | | | | | | | | | | 7 | Archit | ectural Bl | lock Diagram | 14 | | | | | | | | 8 | Pin Co | onfiguratio | on | 15 | | | | | | | | | 8.1 | PAC522 | 20QS | 15 | | | | | | | | 9 | Pin De | escription | 1 | 16 | | | | | | | | 10 | Multi-l | Mode Pov | wer manager (MMPM) | 22 | | | | | | | | | 10.1 | Features | S | 22 | | | | | | | | | 10.2 | Block Di | iagram | 22 | | | | | | | | | 10.3 | Function | nal Description | 23 | | | | | | | | | | 10.3.1 | Multi-Mode Switching Supply (MMSS) Controller | 23 | | | | | | | | | | 10.3.2 | Linear Regulators | 25 | | | | | | | | | | 10.3.3 | Power Up Sequence | 26 | | | | | | | | | | 10.3.4 | Hibernate Mode | 26 | | | | | | | | | | 10.3.5 | Power and Temperature Monitor | 27 | | | | | | | | | | 10.3.6 | Voltage Reference | 27 | | | | | | | | | 10.4 | Electrica | al Characteristics | 28 | | | | | | | | | 10.5 | 32 | | | | | | | | | | 11 | Config | gurable Ar | nalog Front End (CAFE) | 33 | | | | | | | | | 11.1 | Block Di | iagram | 33 | | | | | | | | | 11.2 | Function | nal Description | 34 | | | | | | | | | | 11.2.1 | Differential Programmable Gain Amplifier (DA) | 34 | | | | | | | | | | 11.2.2 | Single-Ended Programmable Gain Amplifier (AMP) | 34 | | | | | | | | | | 11.2.3 | General Purpose Comparator (CMP) | 34 | | | | | | | | | | 11.2.4 | Phase Comparator (PHC) | 34 | | | | | | | | | | 11.2.5 | Protection Comparator (PCMP) | 35 | | | | | | | | | | 11.2.6 | Analog Output Buffer (BUF) | 35 | | | | | | | | | | 11.2.7 | Analog Front End I/O (AIO) | 35 | | | | | | | | | | 11.2.8 | Push Button (PBTN) | 35 | | | | | | | | | | | | | | | | | | | # **Power Application Controller** | | | 11.2.9 | HP DAC and LP DAC | 35 | | | | | |----|------|---------|------------------------------------------|----|--|--|--|--| | | | 11.2.10 | ADC Pre-Multiplexer | | | | | | | | | 11.2.11 | Configurable Analog Signal Matrix (CASM) | | | | | | | | | 11.2.12 | | | | | | | | | 11.3 | | al Characteristics | | | | | | | | 11.3 | | Performance Characteristics | | | | | | | 12 | | | cific Power Drivers (ASPD) | | | | | | | 12 | 12.1 | • | S | | | | | | | | 12.2 | | agram | | | | | | | | 12.3 | | nal Description | | | | | | | | 12.0 | 12.3.1 | Low-Side Gate Driver | | | | | | | | | 12.3.2 | High-Side Gate Driver | | | | | | | | | 12.3.3 | High-Side Switching Transients | | | | | | | | | 12.3.4 | Open-Drain Drivers | | | | | | | | | 12.3.5 | Power Drivers Control | | | | | | | | | 12.3.6 | Gate Driver Fault Protection | | | | | | | | 12.4 | | al Characteristics | | | | | | | | 12.5 | | Performance Characteristics | | | | | | | | | | nance Characteristics (Continued) | | | | | | | 13 | • • | | -Sampling Sequencer | | | | | | | 10 | 13.1 | | | | | | | | | | 13.2 | | 51 | | | | | | | | | 13.2.1 | ADC | | | | | | | | | 13.2.2 | Auto-Sampling Sequencer | | | | | | | | | 13.2.3 | EMUX Control | | | | | | | | 13.3 | | I Characteristics | | | | | | | 14 | | | 1 | | | | | | | • | 14.1 | - | 5 | | | | | | | | 14.2 | | 53 | | | | | | | | 14.3 | | 53 | | | | | | | | | 14.3.1 | Program and Data FLASH | | | | | | | | | 14.3.2 | SRAM | | | | | | | | 14.4 | | l Characteristics | | | | | | | 15 | | | | | | | | | | - | 15.1 | • | 3 | | | | | | # **Power Application Controller** | | 15.2 | | agram | | |----|--------|-------------------|-----------------------------|----| | | 15.3 | | al Description | | | | | 15.3.1 | Free Running Clock (FRCLK) | | | | | 15.3.2 | Fast Clock (FCLK) | | | | | 15.3.3 | High-Speed Clock (HCLK) | | | | | 15.3.4 | Auxiliary Clock (ACLK) | | | | | 15.3.5 | Clock Gating | 56 | | | | 15.3.6 | Ring Oscillator (ROSC) | 56 | | | | 15.3.7 | Trimmed 4MHz RC Oscillator | 57 | | | | 15.3.8 | Internal Slow RC Oscillator | 57 | | | | 15.3.9 | Crystal Oscillator Driver | 57 | | | | 15.3.10 | External Clock Input | 57 | | | | 15.3.11 | PLL | 57 | | | 15.4 | Electrica | l Characteristics | 58 | | 16 | ARM® | CORTEX | ©-M0 Microcontroller Core | 59 | | | 16.1 | Features | 59 | | | | 16.2 | Block Dia | agram | 59 | | | 16.3 | Function | al Description | 59 | | | 16.4 | Electrica | l Characteristics | 60 | | | 16.5 | Typical F | Performance Characteristics | 60 | | 17 | I/O Co | ontroller | | 61 | | | 17.1 | Features | 61 | | | | 17.2 | Block Dia | agram | 61 | | | 17.3 | Function | al Description | 62 | | | 17.4 | GPIO Cu | urrent Injection | 62 | | | 17.5 | Electrica | 63 | | | 18 | Serial | Interface. | | 64 | | | 18.1 | 3.1 Block Diagram | | 64 | | | 18.2 | Function | al Description | 64 | | | | 18.2.1 | I <sup>2</sup> C Controller | 65 | | | 18.3 | UART C | ontroller | 65 | | | 18.4 | SPI Cont | troller | 65 | | | 18.5 | Dynamic | Characteristics | 66 | | 19 | Timer | s | | 70 | | | 19.1 | Block Dia | agram | 70 | # PAC5220 Power Application Controller | | 19.2 | Functional Description | | | | | | |----|--------|------------------------------------|---------------------|----|--|--|--| | | | 19.2.1 | Timer A | 71 | | | | | | | 19.2.2 | Timer B | 71 | | | | | | | 19.2.3 | Timer C | 72 | | | | | | | 19.2.4 | Timer D | 72 | | | | | | | 19.2.5 | Watchdog Timer | 72 | | | | | | | 19.2.6 | CAFE Watchdog Timer | 72 | | | | | | | 19.2.7 | Wake-Up Timer | 72 | | | | | | | 19.2.8 | Real-Time Clock | 72 | | | | | 20 | Therm | nal Charac | teristics | 73 | | | | | 21 | Applic | ation Exar | mples | 74 | | | | | 22 | Packa | ige Outline | And Dimensions | 76 | | | | | | 22.1 | -56 Package Outline and Dimensions | 76 | | | | | # **LIST OF TABLES** | Table 3-1 Product Selection Summary | | |--------------------------------------------------------------------------------------|----| | Table 4-1 Ordering Information | | | Table 6-1 Absolute Maximum Ratings | 13 | | Table 9-1 Multi-Mode Power Manager and System Pin Description | 16 | | Table 9-2 Configurable Analog Front End Pin Description | 17 | | Table 9-3 Application Specific Power Drivers Pin Description | 18 | | Table 9-4 I/O Ports Pin Description | 18 | | Table 9-5 I/O Ports Pin Description (Continued) | 19 | | Table 9-6 I/O Ports Pin Description (Continued) | 20 | | Table 10-1 Multi-Mode Switching Supply Controller Electrical Characteristics | 28 | | Table 10-2 Linear Regulators Electrical Characteristics | 30 | | Table 10-3 Power System Electrical Characteristics | 31 | | Table 11-1 Differential Programmable Gain Amplifier (DA) Electrical Characteristics | 37 | | Table 11-2 Single-Ended Programmable Gain Amplifier (AMP) Electrical Characteristics | 38 | | Table 11-3 General Purpose Comparator (CMP) Electrical Characteristics | 38 | | Table 11-4 Phase Comparator (PHC) Electrical Characteristics | 39 | | Table 11-5 Protection Comparator (PCMP) Electrical Characteristics | 39 | | Table 11-6 Analog Output Buffer (BUF) Electrical Characteristics | 39 | | Table 11-7 Analog Front End I/O (AIO) Electrical Characteristics | 40 | | Table 11-8 Push Button (PBTN) Electrical Characteristics | 40 | | Table 11-9 HP DAC and LP DAC Electrical Characteristics | 40 | | Table 12-1 Power Driver Resources by Part Numbers | 44 | | Table 12-2 Microcontroller Port and PWM to Power Driver Mapping | | | Table 12-3 Power Driver Propagation Delay | | | Table 12-4 Gate Drivers Electrical Characteristics | 47 | | Table 12-5 Open-Drain Drivers Electrical Characteristics | 48 | | Table 13-1 ADC and Auto-Sampling Sequencer Electrical Characteristics | 52 | | Table 14-1 Memory System Electrical Characteristics | | | Table 15-1 Clock Control System Electrical Characteristics | 58 | | Table 16-1 Microcontroller and Clock Control System Electrical Characteristics | 60 | | Table 17-1 I/O Controller Electrical Characteristics | | | Table 18-1 Serial Interface Dynamic Characteristics | | | Table 18-2 I <sup>2</sup> C Dynamic Characteristics | | | Table 18-3 SPI Dynamic Characteristics | 69 | | Table 20-1 Thermal Characteristics | 73 | | Table 22-1 Dimensions | 77 | # **LIST OF FIGURES** | Figure 1-1 Power Application Controller | 8 | |----------------------------------------------------------------------------------------|----| | Figure 2-1 Simplified Application Diagram | 9 | | Figure 7-1 Architectural Block Diagram | 14 | | Figure 8-1 PAC5220QS Pin Configuration (TQFN88-56 Package) | 15 | | Figure 9-1 Power Supply Bypass Capacitor Routing | 21 | | Figure 10-1 Multi-Mode Power Manager | 22 | | Figure 10-2 Buck Mode | 24 | | Figure 10-3 Ultra-High-Voltage Buck Mode | 24 | | Figure 10-4 AC/DC Flyback Mode | 24 | | Figure 10-5 Linear Regulators | 25 | | Figure 10-6 Power Up Sequence | 26 | | Figure 11-1 Configurable Analog Front End | 33 | | Figure 12-1 Application Specific Power Drivers | 43 | | Figure 12-2 Typical Gate Driver Connections | 44 | | Figure 12-3 High-Side Switching Transients and Optional Circuitry | 45 | | Figure 13-1 ADC with Auto-Sampling Sequencer | 51 | | Figure 14-1 Memory System | 53 | | Figure 15-1 Clock Control System | 55 | | Figure 16-1 Arm Cortex-M0 Microcontroller Core | 59 | | Figure 17-1 I/O controller | 61 | | Figure 18-1 Serial Interface | 64 | | Figure 18-2 I <sup>2</sup> C Timing Diagram | | | Figure 18-3 SPI Timing Diagram | 69 | | Figure 19-1 Timers A, B, C, and D | 70 | | Figure 19-2 AFE Watchdog and Wake-Up Timer | 71 | | Figure 19-3 Real-Time Clock and Watchdog Timer | 71 | | Figure 21-1 3-phase Motor Drive Using PAC5220 (Simplified Diagram) | | | Figure 21-2 Solar LED Street Lighting Using PAC5220 (Simplified Diagram) | | | Figure 21-3 WPC type A11 Wireless Power Transmitter Using PAC5220 (Simplified Diagram) | 75 | # 1 GENERAL DESCRIPTION The PAC5220 belongs to Active-Semi's broad portfolio of full-featured Power Application Controller® (PAC) products that are highly optimized for controlling and powering next generation smart energy appliances, devices, and equipment. These application controllers integrate a 50MHz Arm® Cortex®-M0 32-bit microcontroller core with Active-Semi's proprietary and patent-pending Multi-Mode Power Manager™, Configurable Analog Front End™, and Application Specific Power Drivers™ to form the most compact microcontroller-based power and general purpose application systems ranging from digital power supply to motor control. The PAC5220 microcontroller features up to 32kB of embedded FLASH and 8kB of SRAM memory, a high-speed 10-bit 1µs analog-to-digital converter (ADC) with dual auto-sampling sequencers, 5V/3.3V I/Os, flexible clock sources, timers, a versatile 14-channel PWM engine, and several serial interfaces. The Multi-Mode Power Manager (MMPM) provides "all-in-one" efficient power management solution for multiple types of power sources. It features a configurable multi-mode switching supply controller capable of operating in buck, flyback, or boost mode, and up to four linear regulated voltage supplies. The Application Specific Power Drivers (ASPD) are high-voltage power drivers designed for each target set of control applications, including half bridge, H-bridge, 3-phase, intelligent power module (IPM), and general purpose driving. The Configurable Analog Front End (CAFE) comprises differential programmable gain amplifiers, single-ended programmable gain amplifiers, comparators, digital-to-analog converters, and I/Os for programmable and inter-connectible signal sampling, feedback amplification, and sensor monitoring of multiple analog input signals. Together, these modules and microcontroller enable a wide range of compact applications with highly integrated power management, driving, feedback, and control for DC supply up to 52V and for line AC supply. **Figure 1-1 Power Application Controller** The PAC5220 is available in a 56-pin, 8mmx8mm TQFN package. The PAC family includes a range of part numbers optimized to work with different targeted primary applications. # 2 PAC FAMILY APPLICATIONS - Power Tools - Garden Tools - White Goods - Embedded Speed Controllers - Motor controllers **Figure 2-1 Simplified Application Diagram** # 3 PRODUCT SELECTION SUMMARY **Table 3-1 Product Selection Summary** | | | POWE<br>MANAG | | | | IGUF<br>OG F<br>END | ROI | | APPLIC<br>SPEC<br>POV<br>DRIV | VER | | N | /IICR | oco | ONTF | ROLLER | 2 | | | |----------------|---------------------------|---------------|---------------|----------|-----|---------------------|-----|-------------|--------------------------------------------------------------|-------------|---------------|-------------|------------|-----------|------|----------------------------------------|------|--------------------------------------|--| | PART<br>NUMBER | PIN<br>PKG | INPUT VOLTAGE | MULTI-MODE SW | DIFF-PGA | PGA | COMPARATOR | DAC | ADC CHANNEL | POWER DRIVER | PWM CHANNEL | FAULT PROTECT | SPEED (MHz) | FLASH (kB) | SRAM (KB) | GPIO | INTERFACE | XTAL | PRIMARY<br>APPLICAT<br>ION | | | PAC5220 | 56-<br>pin<br>8x8<br>TQFN | 5.2-52V | Y | 3 | 4 | 10 | 2 | 11 | 3 LS<br>(1A/1A)<br>3 HS<br>(1A/1A)<br>2 OD<br>(40V/<br>40mA) | 6 | Int | 50 | 32 | 8 | 28 | SPI<br>I <sup>2</sup> C<br>UART<br>SWD | Y | 3 half bridge,<br>3-phase<br>control | | Notes: DIFF-PGA = differential programmable gain amplifier, GD = gate driver, HS = high-side, LS = low-side, OD = open-drain driver, PGA = programmable gain amplifier, UHV = ultra-high-voltage. # 4 ORDERING INFORMATION **Table 4-1 Ordering Information** | PART NUMBER <sup>(2)</sup> | TEMPERATURE RANGE | PACKAGE | PINS | PACKING | |----------------------------|-------------------|-----------|------------------|---------| | PAC5220QS | -40°C to 105°C | TQFN88-56 | 56 + Exposed Pad | Tray | <sup>(1)</sup> See Product Selection Summary for product features for each part number. <sup>(2)</sup> For the latest packaging and ordering information please see http://www.active-semi.com/ or contact us under sales@active-semi.com. # 5 PAC5220 FEATURES - Proprietary Multi-Mode Power Manager - Multi-mode switching supply controller configurable as high-voltage or ultra-high-voltage buck, AC/DC or flyback - DC supply up to 52V or line AC input - ◆ 4 linear regulators with power and hibernate management - Power and temperature monitor, warning, and fault detection - Proprietary Configurable Analog Front End - 10 analog front end I/O pins - ♦ 3 differential programmable gain amplifiers - 4 single-ended programmable gain amplifiers - 10 comparators - 2 DACs (10-bit and 8-bit) - Proprietary Application Specific Power Drivers - 3 low-side and 3 high-side gate drivers - 1A gate driving capability - 2 open-drain drivers - Configurable delays and fast fault protection - 50MHz Arm Cortex-M0 32-bit microcontroller core - ◆ Fast single cycle 32-bit x 32-bit multiplier - 24-bit SysTick timer - Nested vectored interrupt controller (NVIC) with 20 external interrupts - Wake-up interrupt controller allowing power-saving sleep modes - Clock-gating allowing low power operation - 32kB FLASH and 8kB SRAM memory - 10-bit 1µs ADC with multi-input/multi-sample control engine - 11 ADC inputs including input from configurable analog front end - 3.3V I/Os - ◆ 4 general purpose I/Os with tri-state and dedicated analog input to ADC - True 5V I/Os - 14 general purpose I/Os with tri-state, pull-up and pull-down and dedicated I/O supply - Configurable as true 5V and 3.3V I/Os - Flexible clock and PLL from internal 2% oscillator, ring oscillator, external clock, or crystal - 9 timing generators - ◆ Four 16-bit timers with up to 16 PWM/CC blocks and 7 independent dead-time controllers - 24-bit watchdog timer - 4s or 8s watchdog timer - ◆ 24-bit real time clock - 24-bit SysTick timer - ♦ Wake-up timer for sleep modes from 0.125s to 8s - SPI, I<sup>2</sup>C, and UART communication interfaces - SWD debug interface with interface disable function # **6 ABSOLUTE MAXIMUM RATINGS** ## **Table 6-1 Absolute Maximum Ratings** (Do not exceed these limits to prevent damage to the device. Exposure to absolute maximum rating conditions for long periods may affect device reliability.) | PAR | VALUE | UNIT | | |----------------------------------------------------|------------------------------------|---------------------------------|------------------| | VHM, DRM to VSSP | -0.3 to 54 | V | | | VP to VSS | -0.3 to 20 | V | | | CSM, REGO to VSS | -0.3 to V <sub>P</sub> + 0.3 | V | | | VSYS, AIO6/ to VSS | | -0.3 to 6 | V | | VCC33 to VSS | | -0.3 to 4.1 | V | | VCC18 to VSS | | -0.3 to 2.5 | V | | AIOx/ (except AIO6/), VCCIO to VSS | | -0.3 to V <sub>SYS</sub> + 0.3 | V | | PDx/, PEx/ to VSS | | -0.3 to Vccio + 0.3 | V | | XIN, XOUT to VSS | | -0.3 to V <sub>CC18</sub> + 0.3 | V | | PCx/ to VSSA | | -0.3 to V <sub>CC33</sub> + 0.3 | V | | PAx/, PBx/, PCx/, PDx/, PEx/ pin | 7.5 | mA | | | PAx/, PBx/, PCx/, PDx/, PEx/ sun | 25 | mA | | | DRLx to VSSP | -0.3 to V <sub>P</sub> + 0.3 | V | | | DRBx to VSSP | | -0.3 to 66 | ٧ | | DRSx to VSSP | | -6 to 54 | V | | DRSx allowable offset slew rate (dV <sub>DRS</sub> | √dt) | 5 | V/ns | | DRBx, DRHx to respective DRSx | | -0.3 to 17 | V | | OHIx to VSSP | | -0.3 to 48 | V | | VSSP, VSSA to VSS | | -0.3 to 0.3 | V | | VSS, VSYS, DRM, DRLx, DRHx, REGO | D, OHIx RMS current <sup>(1)</sup> | 0.2 | A <sub>RMS</sub> | | VSSP RMS current <sup>(1)</sup> | 0.4 | A <sub>RMS</sub> | | | VP RMS current <sup>(1)</sup> | 0.6 | A <sub>RMS</sub> | | | Operating temperature range | -40 to 105 | °C | | | | Human body model (JEDEC) | 2 | kV | | Electrostatic Discharge (ESD) | Charge device model (JEDEC) | 1 | kV | | | Machine model (JEDEC) | 200 | V | $<sup>^{(1)}\</sup>mbox{Peak}$ current can be 10 times higher than RMS value for pulses shorter than 10µs. # 7 ARCHITECTURAL BLOCK DIAGRAM Figure 7-1 Architectural Block Diagram # 8 PIN CONFIGURATION #### 8.1 PAC5220QS Figure 8-1 PAC5220QS Pin Configuration (TQFN88-56 Package) # 9 PIN DESCRIPTION ## Table 9-1 Multi-Mode Power Manager and System Pin Description | PIN NAME | PIN NUMBER | TYPE | DESCRIPTION | |----------|------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CSM | 20 | Analog | Switching supply current sense input. Connect to the positive side of the current sense resistor. | | DRM | 23 | Analog | Switching supply driver output. Connect to the base or gate of the external power NPN or n-channel MOSFET. See <i>PAC User Guide</i> and application notes. | | EP (VSS) | EP | Power | Exposed pad. Must be connected to V <sub>SS</sub> in a star ground configuration. Connect to a large PCB copper area for power dissipation heat sinking. | | REGO | 19 | Power | System regulator output. Connect to V <sub>SYS</sub> directly or through an external power-dissipating resistor. | | VCC18 | 56 | Power | Internally generated 1.8V core power supply. Connect a $2.2\mu F$ or higher value ceramic capacitor from $V_{CC18}$ to $V_{SSA}$ . See <u>Figure 9-1</u> . <u>Power Supply Bypass Capacitor Routing</u> below. | | VCC33 | 5 | Power | Internally generated 3.3V power supply. Connect a $2.2\mu F$ or higher value ceramic capacitor from $V_{CC33}$ to $V_{SSA}$ . See PCB layout note below. | | VCCIO | 53 | Power | Internally generated digital I/O power supply. Connect a 4.7µF or higher value ceramic capacitor from V <sub>CCIO</sub> to V <sub>SSA</sub> . See <u>Figure 9-1. Power Supply Bypass Capacitor Routing</u> below. | | VHM | 22 | Power | Switching supply controller supply input. Connect a 1µF or higher value ceramic capacitor, or a 0.1µF ceramic capacitor in parallel with a 10µF or higher electrolytic capacitor from V <sub>HM</sub> to V <sub>SSP</sub> . This pin requires good capacitive bypassing to V <sub>SSP</sub> , so the ceramic capacitor must be connected with a shorter than 10mm trace from the pin. See Figure 9-1. Power Supply Bypass Capacitor Routing below. | | VP | 21 | Power | Main power supply. Provides power to the power drivers as well as voltage feedback path for the switching supply. Connect a properly sized supply bypass capacitor in parallel with a 0.1µF ceramic capacitor from V <sub>P</sub> pin to V <sub>SS</sub> for voltage loop stabilization. This pin requires good capacitive bypassing to V <sub>SS</sub> , so the ceramic capacitor must be connected with a shorter than 10mm trace from the pin. See <a href="Figure 9-1. Power Supply Bypass Capacitor Routing">Figure 9-1. Power Supply Bypass Capacitor Routing</a> below. | | VSS | 7 | Power | Ground. | | VSSA | 6 | Power | Analog ground. Connect to V <sub>SS</sub> in a star ground configuration. | | VSSP | 24 | Power | Power ground. Connect to V <sub>SS</sub> in a star ground configuration. | | VSYS | 18 | Power | 5V system power supply. Connect a $4.7\mu F$ or higher value ceramic capacitor from $V_{SYS}$ to $V_{SSP}$ . See <u>Figure 9-1. Power Supply Bypass Capacitor Routing</u> below. | | XIN | 54 | Analog | Crystal oscillator driver input. Leave floating if unused. | | XOUT | 55 | Analog | Crystal oscillator driver output. Leave floating if unused. | ## **Table 9-2 Configurable Analog Front End Pin Description** | PIN NAME | PIN NUMBER | FUNCTION | TYPE | DESCRIPTION | |-----------------------------------|------------|----------|--------|------------------------------------| | ALCO/DAON | 8 | AIO0 | I/O | Analog front end I/O 0. | | AIO0/DA0N | 8 | DA0N | Analog | Differential PGA 0 negative input. | | | | AIO1 | I/O | Analog front end I/O 1. | | AIO1/DA0P/PCMP0 | 9 | DA0P | Analog | Differential PGA 0 positive input. | | | | PCMP0 | Analog | Protection comparator input 0. | | ALC2/DA4N | 10 | AIO2 | I/O | Analog front end I/O 2. | | AIO2/DA1N | 10 | DA1N | Analog | Differential PGA 1 negative input. | | | | AIO3 | I/O | Analog front end I/O 3. | | AIO3/DA1P/PCMP1 | 11 | DA1P | Analog | Differential PGA 1 positive input. | | | | PCMP1 | Analog | Protection comparator input 1. | | AIO4/DA2N | 12 | AIO4 | I/O | Analog front end I/O 4. | | AIO4/DAZIN | 12 | DA2N | Analog | Differential PGA 2 negative input. | | | | AIO5 | I/O | Analog front end I/O 5. | | AIO5/DA2P/PCMP2 | 13 | DA2P | Analog | Differential PGA 2 positive input. | | | | PCMP2 | Analog | Protection comparator input 2. | | | | AIO6 | I/O | Analog front end I/O 6. | | | 14 | AMP6 | Analog | PGA input 6. | | AIO6/AMP6/CMP6/BUF6/PBTN | | CMP6 | Analog | Comparator input 6. | | | | BUF6 | Analog | Buffer output 6. | | | | PBTN | Analog | Push button input. | | | | AIO7 | I/O | Analog front end I/O 7. | | AIO7/AMP7/CMP7/PHC7 | 15 | AMP7 | Analog | PGA input 7. | | AIOT/AIMFT/CIMFT/FTICT | 13 | CMP7 | Analog | Comparator input 7. | | | | PHC7 | Analog | Phase comparator input 7. | | | | AIO8 | I/O | Analog front end I/O 8. | | AIO8/AMP8/CMP8/PHC8 | 16 | AMP8 | Analog | PGA input 8. | | AIOU/AIVII U/OIVIFU/FI IOU | 10 | CMP8 | Analog | Comparator input 8. | | | | PHC8 | Analog | Phase comparator input 8. | | | | AIO9 | I/O | Analog front end I/O 9. | | AIO9/AMP9/CMP9/PHC9 | 17 | AMP9 | Analog | PGA input 9. | | 7 TOO/7 TIVIT 9/0 TVIT 9/1 T TO 9 | 17 | CMP9 | Analog | Comparator input 9. | | | | PHC9 | Analog | Phase comparator input 9. | ## **Table 9-3 Application Specific Power Drivers Pin Description** | PIN NAME | PIN NUMBER | TYPE | DESCRIPTION | |----------|------------|--------|---------------------------------------------| | DRB3 | 30 | Analog | High-side gate driver bootstrap 3. | | DRB4 | 33 | Analog | High-side gate driver bootstrap 4. | | DRB5 | 36 | Analog | High-side gate driver bootstrap 5. | | DRH3 | 29 | Analog | High-side gate driver 3. | | DRH4 | 32 | Analog | High-side gate driver 4. | | DRH5 | 35 | Analog | High-side gate driver 5. | | DRL0 | 25 | Analog | Low-side gate driver 0. | | DRL1 | 26 | Analog | Low-side gate driver 1. | | DRL2 | 27 | Analog | Low-side gate driver 2. | | DRS3 | 28 | Analog | High-side gate driver source 3. | | DRS4 | 31 | Analog | High-side gate driver source 4. | | DRS5 | 34 | Analog | High-side gate driver source 5. | | OHI6 | 37 | OD, I | High-voltage open-drain driver and input 6. | | OHI7 | 38 | OD, I | High-voltage open-drain driver and input 7. | #### **Table 9-4 I/O Ports Pin Description** | PIN NAME | PIN NUMBER | FUNCTION | TYPE | DESCRIPTION | |----------|------------|----------|--------|--------------| | PC2/AD2 | 4 | PC2 | I/O | I/O port C2. | | POZ/ADZ | 4 | AD2 | Analog | ADC input 2. | | PC3/AD3 | 3 | PC3 | I/O | I/O port C3. | | PO3/AD3 | | AD3 | Analog | ADC input 3. | | PC4/AD4 | 2 | PC4 | I/O | I/O port C4. | | PC4/AD4 | | AD4 | Analog | ADC input 4. | | DCE/ADE | 1 | PC5 | I/O | I/O port C5. | | PC5/AD5 | | AD5 | Analog | ADC input 5. | ## Table 9-5 I/O Ports Pin Description (Continued) | PIN NAME | PIN NUMBER | FUNCTION | TYPE | DESCRIPTION | |-----------------------|------------|----------|------|---------------------------------| | DD0/0MDIO | 40 | PD0 | I/O | I/O port D0. | | PD0/SWDIO | 46 | SWDIO | I/O | Serial wire debug I/O. | | | | PD1 | I/O | I/O port D1. | | PD1/SWDCL/EXTCLK | 45 | SWDCL | I | Serial wire debug clock. | | | | EXTCLK | I | External clock. | | | | PD2 | I/O | I/O port D2. | | | 44 | PWMA3 | I/O | Timer A PWM/capture 3. | | PD2/PWMA3/PWMA4/PWMB0 | 44 | PWMA4 | I/O | Timer A PWM/capture 4. | | | | PWMB0 | I/O | Timer B PWM/capture 0. | | | | PD3 | I/O | I/O port D3. | | PD3/PWMA5/PWMA7/PWMB1 | 40 | PWMA5 | I/O | Timer A PWM/capture 5. | | PD3/PWWA5/PWWA7/PWWB1 | 43 | PWMA7 | I/O | Timer A PWM/capture 7. | | | | PWMB1 | I/O | Timer B PWM/capture 1. | | DD 4/D\A/MD4 | | PD4 | I/O | I/O port D4. | | PD4/PWMD1 | 42 | PWMD1 | I/O | Timer D PWM/capture 1. | | | 41 | PD5 | I/O | I/O port D5. | | PD5/PWMA5/PWMC1 | | PWMA5 | I/O | Timer A PWM/capture 5. | | | | PWMC1 | I/O | Timer C PWM/capture 1. | | | | PD6 | I/O | I/O port D6. | | PD6/PWMA7/PWMB1 | 40 | PWMA7 | I/O | Timer A PWM/capture 7. | | | | PWMB1 | I/O | Timer B PWM/capture 1. | | | | PD7 | I/O | I/O port D7. | | PD7/PWMA6/PWMD0 | 39 | PWMA6 | I/O | Timer A PWM/capture 6. | | | | PWMD0 | I/O | Timer D PWM/capture 0. | | DEO/ODIOLK | 47 | PE0 | I/O | I/O port E0. | | PE0/SPICLK | 47 | SPICLK | I/O | SPI clock. | | | | PE1 | I/O | I/O port E1. | | PE1/SPIMOSI/UARTTX | 48 | SPIMOSI | I/O | SPI master out slave in (MOSI). | | | | UARTTX | 0 | UART transmit output. | | | | PE2 | I/O | I/O port E2. | | PE2/SPIMISO/UARTRX | 49 | SPIMISO | I/O | SPI master in slave out (MISO). | | | | UARTRX | I | UART receive input. | | | | | | | ## Table 9-6 I/O Ports Pin Description (Continued) | PIN NAME | PIN NUMBER | FUNCTION | TYPE | DESCRIPTION | |--------------------|------------|----------|------|-----------------------------| | | | PE3 | I/O | I/O port E3. | | PE3/SPICS0/nRESET1 | 50 | SPICS0 | 0 | SPI chip select 0. | | | | nRESET1 | I | Reset input 1 (active low). | | | 51 | PE4 | I/O | I/O port E4. | | PE4/SPICS1/I2CSCL | | SPICS1 | 0 | SPI chip select 1. | | | | I2CSCL | I/O | I2C clock. | | | | PE5 | I/O | I/O port E5. | | PE5/SPICS2/I2CSDA | 52 | SPICS2 | 0 | SPI chip select 2. | | | | I2CSDA | I/O | I2C data. | Figure 9-1 Power Supply Bypass Capacitor Routing # 10 MULTI-MODE POWER MANAGER (MMPM) #### 10.1 Features - Multi-mode switching supply controller configurable as high voltage or ultra-high-voltage buck, AC/DC - DC supply up to 52V or line AC input - 4 linear regulators with power and hibernate management - Power and temperature monitor, warning, and fault detection ## 10.2 Block Diagram Figure 10-1 Multi-Mode Power Manager ## 10.3 Functional Description The Multi-Mode Power Manager (Figure 10-1) is optimized to efficiently provide "all-in-one" power management required by the PAC and associated application circuitry from a wide range of input power sources. It incorporates a dedicated multi-mode switching supply (MMSS) controller operable as a buck, flyback, or boost converter to efficiently convert power from a DC or AC input source to generate a main supply output V<sub>P</sub>. Four linear regulators provide V<sub>SYS</sub>, V<sub>CCIO</sub>, V<sub>CC33</sub>, and V<sub>CC18</sub> supplies for 5V system, 5V or 3.3V I/O, 3.3V mixed signal, and 1.8V microcontroller core circuitry. The power manager also handles system functions including internal reference generation, timers, hibernate mode management, and power and temperature monitoring. #### 10.3.1 Multi-Mode Switching Supply (MMSS) Controller The MMSS controller drives an external power transistor for pulse-width modulation switching of an inductor or transformer for power conversion. The DRM output drives the gate of the n-channel MOSFET or the base of the NPN between the V<sub>HM</sub> on state and V<sub>SSP</sub> off state at proper duty cycle and switching frequency to ensure that the main supply voltage V<sub>P</sub> is regulated. The V<sub>P</sub> regulation voltage is initially set to 9V during start up, and can be reconfigured to be 12V, or 15V by the microcontroller after initialization. When V<sub>P</sub> is lower than the target regulation voltage, the internal feedback control circuitry causes the inductor current to increase to raise V<sub>P</sub>. Conversely, when V<sub>P</sub> is higher than the regulation voltage, the feedback loop control causes the inductor current to decrease to lower V<sub>P</sub>. The feedback loop is internally stabilized. The output current capability of the switching supply is determined by the external current sense resistor. In the high-side current sense buck mode, the inductor current signal is sensed differentially between the CSM pin and V<sub>P</sub>, and has a peak current limit threshold of 0.26V. In the low-side current sense flyback or boost mode, the inductor current signal is sensed differentially between the CSM pin and V<sub>SSP</sub>, and has a peak current limit threshold of 1V. The MMSS controller is flexible and configurable as a buck, flyback, or boost converter. Input sources include battery supply for buck mode (Figure 10-2), and AC line supply voltage range for ultra-high-voltage buck mode (Figure 10-3), AC/DC flyback mode (Figure 10-4). The MMSS controller operational mode is determined by external configuration and register setting from the microcontroller after power up. It can operate in either high-side or low-side current sense mode, and does not require external feedback loop compensation circuitry. For optional extended application range, the MMSS also incorporates additional digital control by the microcontroller to add accurate computations for outer feedback loop control such as power factor correction and accurate current control. #### Figure 10-2 Buck Mode Figure 10-3 Ultra-High-Voltage Buck Mode Figure 10-4 AC/DC Flyback Mode The MMSS detects and selects between high-side and low-side mode during start up based on the placement of the current sense resistor and the CSM pin voltage. It employs a safe start up mode with a 9.5kHz switching frequency until V<sub>P</sub> exceeds 4.3V under-voltage-lockout threshold, then transitions to the 45kHz default switching frequency for at least 6ms to bring V<sub>P</sub> close to the target voltage, before enabling the linear regulators. Any extra load should only be applied after the supplies are available and the microprocessor has initialized. The switching frequency can be reconfigured by the microprocessor to be 181kHz to 500kHz in the high switching frequency mode for battery-based applications, and to be 45kHz to 125kHz in the low switching frequency mode for AC applications. Upon initialization, the microcontroller must reconfigure the MMSS to the desired settings for V<sub>P</sub> regulation voltage, switching mode, switching frequency, and V<sub>HM</sub> clamp. Refer to the PAC application notes and user guide for MMSS controller design and programming. If a stable external 5V to 18V power source is available, it can power the $V_P$ main supply and all the linear regulators directly without requiring the MMSS controller to operate. In such applications, $V_{HM}$ can be connected directly to $V_P$ and the microcontroller should disable the MMSS upon initialization to reduce power loss. #### 10.3.2 Linear Regulators The MMPM includes up to four linear regulators. The system supply regulator is a medium voltage regulator that takes the $V_P$ supply and sources up to 200mA at REGO until $V_{SYS}$ , externally coupled to REGO, reaches 5V. This allows a properly rated external resistor to be connected from REGO to $V_{SYS}$ to close the current loop and offload power dissipation between $V_P$ and $V_{SYS}$ . Once $V_{SYS}$ is above 4V, the three additional 40mA linear regulators for $V_{CCIO}$ , $V_{CC33}$ , and $V_{CC18}$ supplies sequentially power up. Figure 10-5 shows typical circuit connections for the linear regulators. For 5V I/O systems, short the $V_{CCIO}$ pin to $V_{SYS}$ to bypass the $V_{CCIO}$ regulator. For 3.3V I/O systems, the $V_{CCIO}$ regulator generates 3.3V. The $V_{CC33}$ and $V_{CC18}$ regulators generate 3.3V and 1.8V, respectively. When $V_{SYS}$ , $V_{CCIO}$ , $V_{CC33}$ , and $V_{CC18}$ are all above their respective power good thresholds, and the configurable power on reset duration has expired, the microcontroller is initialized. Figure 10-5 Linear Regulators ## 10.3.3 Power Up Sequence The MMPM follows a typical power up sequence as in the Figure 10-6 below. A typical sequence begins with input power supply being applied, followed by the safe start up and start up durations to bring the switching supply output $V_P$ to 9V, before the linear regulators are enabled. When all the supplies are ready, the internal clocks become available, and the microcontroller starts executing from the program memory. During initialization, the microcontroller can reconfigure the switching supply to a different $V_P$ regulation voltage such as 15V and to an appropriate switching frequency and switching mode. The total loading on the switching supply must be kept below 25% of the maximum output current until after the reconfiguration of the switching supply is complete. For AC input supply applications, the start up sequence includes an additional charging time for $V_{HM}$ depending on the start-up resistor and capacitor values. #### 10.3.4 Hibernate Mode The IC can go into an ultra-low power hibernate mode via the microcontroller firmware or via the optional push button (PBTN, see Push Button description in Configurable Analog Front End). In hibernate mode, only a minimal amount (typically $18\mu A$ ) of current is used by $V_{HM}$ , and the MMSS controller and all internal regulators are shut down to eliminate power drain from the output supplies. The system exits hibernate mode after a wake-up timer duration (configurable from 125ms to 8s or infinite) has expired or, if push button enabled, after an additional push button event has been detected. When exiting the hibernate mode, the power manager goes through the start up cycle and the microcontroller is reinitialized. Only the persistent power manager status bits (resets and faults) are retained during hibernation. #### 10.3.5 Power and Temperature Monitor Whenever any of the V<sub>SYS</sub>, V<sub>CCIO</sub>, V<sub>CC33</sub>, or V<sub>CC18</sub> power supplies falls below their respective power good threshold voltage, a fault event is detected and the microcontroller is reset. The microcontroller stays in the reset state until V<sub>SYS</sub>, V<sub>CCIO</sub>, V<sub>CC33</sub>, and V<sub>CC18</sub> supply rails are all good again and the reset time has expired. A microcontroller reset can also be initiated by a maskable temperature fault event that occurs when the IC temperature reaches 170°C. The fault status bits are persistent during reset, and can be read by the microcontroller upon re-initialization to determine the cause of previous reset. A power monitoring signal $V_{MON}$ is provided onto the ADC pre-multiplexer for monitoring various internal power supplies. $V_{MON}$ can be set to be $V_{CC18}$ , $0.4 \bullet V_{CC33}$ , $0.4 \bullet V_{CC10}$ , $0.4 \bullet V_{SYS}$ , $0.1 \bullet V_{REGO}$ , $0.1 \bullet V_{P}$ , $0.0333 \bullet V_{HM}$ , or the internal compensation voltage $V_{COMP}$ for switching supply power monitoring. For power and temperature warning, a V<sub>P</sub> low event at 77% of the regulation voltage and an IC temperature warning event at 140°C are provided as maskable interrupts to the microcontroller. These warnings allow the microcontroller to safely power down the system. In addition to the temperature warning interrupt and fault reset, a temperature monitor signal $V_{TEMP} = 1.5 + 5.04e-3 \cdot (T - 25^{\circ}C)$ (V) is provided onto the ADC pre-multiplexer for IC temperature measurement. #### 10.3.6 Voltage Reference The reference block includes a 2.5V high precision reference voltage that provides the 2.5V reference voltage for the ADC, the DACs, and the 4-level programmable threshold voltage V<sub>THREF</sub> (0.1V, 0.2V, 0.5V, and 1.25V). ## 10.4 Electrical Characteristics ## **Table 10-1 Multi-Mode Switching Supply Controller Electrical Characteristics** ( $V_{HM}$ = 24V, $V_P$ = 12V, and $T_A$ = -40°C to 105°C unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | | |---------------------------------|--------------------------------------------------|--------------------------------------------------------------------|------|------|------|------|--|--| | Input Supply (V <sub>HM</sub> ) | | | | | | | | | | I <sub>HIB;VHM</sub> | V <sub>HM</sub> hibernate mode supply current | V <sub>HM</sub> , hibernate mode | | 18 | 36 | μA | | | | I <sub>SU;VHM</sub> | V <sub>HM</sub> start up supply current | VHM < VUVLOR;VHM | | 75 | 120 | μA | | | | I <sub>OP;VHM</sub> | V <sub>HM</sub> operating supply current | DRM floating | | 0.3 | 0.5 | mA | | | | V <sub>OP:VHM</sub> | V <sub>HM</sub> operating voltage range | | 5.2 | | 52 | V | | | | $V_{\text{UVLOR;VHM}}$ | V <sub>HM</sub> under-voltage lockout rising | | 13.5 | 14.5 | 16 | V | | | | Vuvlof;vhm | V <sub>HM</sub> under-voltage lockout falling | | 6.8 | 7.5 | 8.1 | V | | | | V <sub>CLAMP;VHM</sub> | V <sub>HM</sub> clamp voltage | Clamp enabled, sink current = 100µA | | 23 | 26.6 | V | | | | ICLAMP;VHM | V <sub>HM</sub> clamp sink current limit | Clamp enabled | 0.72 | 1.2 | | mA | | | | Output Supply | y and Feedback (V <sub>P</sub> ) | | | | | | | | | V <sub>REG;VP</sub> | V <sub>P</sub> output regulation voltage | Programmable to 9V, 12V, or 15V<br>Load = 0 to 500mA | -7 | -1 | 5 | % | | | | <b>k</b> pok;vp | V <sub>P</sub> power OK threshold | V <sub>P</sub> rising, hysteresis = 10% | 82 | 87 | 92 | % | | | | <b>k</b> ovp;vp | V <sub>P</sub> over voltage protection threshold | V <sub>P</sub> rising, hysteresis = 15%<br>MMPM controller enabled | | 136 | | % | | | | Switching Co | ntrol | | | | | | | | | fswmacc;drm | Switching frequency accuracy | | -10 | | 10 | % | | | | fa | Switching frequency | High frequency mode, 8 settings | 181 | | 500 | kHz | | | | fswm;drm | programmable range | Low frequency mode, 8 settings | 45 | | 125 | KΠZ | | | | fssu;drm | Safe start up switching frequency | | | 9.5 | | kHz | | | | tonmin;drm | Minimum on time | | | 440 | | ns | | | | | | Low duty-cycle & Low-frequency mode | | 25 | | % | | | | toffmin;drm | Minimum off time | Low duty-cycle & High frequency mode | 440 | | | ns | | | | | | High duty-cycle mode | 820 | | | ns | | | # PAC5220 Power Application Controller | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | | |-------------------------|------------------------------------------------------|-----------------------------------------|----------------------|------|------|------|--|--| | Current Sense (CSM Pin) | | | | | | | | | | V <sub>DET;CSM</sub> | CSM mode detection threshold | Rising, hysteresis = 50mV | 0.40 | 0.55 | 0.69 | V | | | | V <sub>HSLIM</sub> ;CSM | High-side current limit threshold | 181kHz, duty = 25%, relative to VP | 0.17 | 0.26 | 0.35 | V | | | | VLSLIM;CSM | Low-side current limit threshold | 45kHz, duty = 25% | 0.7 | 1 | 1.48 | V | | | | tblank;csm | Current sense blanking time | | | 200 | | ns | | | | ., | Low-side abnormal current sense protection threshold | V <sub>P</sub> < 4.3V | | 0.8 | | V | | | | VPROT;CSM | | V <sub>P</sub> > 4.3V | | 1.9 | | V | | | | Gate Driver Ou | tput (DRM Pin) | | | | | | | | | V <sub>OH;DRM</sub> | High-level output voltage | I <sub>DRM</sub> = -20mA | V <sub>HM</sub> -1.4 | | | V | | | | Vol;drm | Low-level output voltage | I <sub>DRM</sub> = 20mA | | | 0.6 | V | | | | I <sub>OH;DRM</sub> | High-level output source current | V <sub>DRM</sub> = V <sub>HM</sub> - 5V | | -0.1 | | Α | | | | I <sub>OL;DRM</sub> | Low-level output sink current | $V_{DRM} = 5V$ | | 0.25 | | Α | | | | t <sub>PD;DRM</sub> | Strong pull down pulse width | High-side current sense mode | | 240 | | ns | | | ## **Table 10-2 Linear Regulators Electrical Characteristics** (V<sub>P</sub> = 12V and $T_A$ = -40°C to 105°C unless otherwise specified.) | SYMBOL | PARAMETER | CON | NDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------------------|-----------------------------------------------|-----------------------------------------------|-------|------------------|-------|------| | $V_{OP;VP}$ | V <sub>P</sub> operating voltage range | | | 4.5 | | 18 | ٧ | | Vuvlo;vp | V <sub>P</sub> under-voltage-lockout threshold | V <sub>P</sub> rising, hystere | sis = 0.2V | 4 | 4.3 | 4.5 | V | | $I_{Q;VP}$ | V <sub>P</sub> quiescent supply current | Power manager of | only, including I <sub>Q;VSYS</sub> | | 400 | 750 | μΑ | | Iq;vsys | V <sub>SYS</sub> quiescent supply current | Vccio, Vcc33, and | V <sub>CC18</sub> regulators only | | 350 | 600 | μΑ | | Vsys | V <sub>SYS</sub> output voltage | Load = 10µA to 2 | 00mA | 4.8 | 5 | 5.18 | V | | Vesis | Vesse output voltage | Lood - 10mA | V <sub>CCIO</sub> shorted to V <sub>SYS</sub> | | V <sub>SYS</sub> | | V | | Vccio | V <sub>CCIO</sub> output voltage | Load = 10mA | V <sub>CCIO</sub> from regulator | 3.152 | 3.3 | 3.398 | V | | V <sub>CC33</sub> | V <sub>CC33</sub> output voltage | Load = 10mA | | 3.185 | 3.3 | 3.415 | V | | V <sub>CC18</sub> | V <sub>CC18</sub> output voltage | Load = 10mA | | 1.834 | 1.9 | 1.979 | > | | ILIM;VSYS | V <sub>SYS</sub> regulator current limit | | | 220 | 330 | | mA | | ILIM;VCCIO | Vccio regulator current limit | | | 45 | 80 | | mA | | I <sub>LIM;VCC33</sub> | V <sub>CC33</sub> regulator current limit | | | 45 | 80 | | mA | | ILIM;VCC18 | V <sub>CC18</sub> regulator current limit | | | 45 | 80 | | mA | | <b>k</b> scfb | Short circuit current fold back | | | | 50 | | % | | V <sub>DO;</sub> vsys | Vsys dropout voltage | V <sub>P</sub> = 5V, I <sub>SYS</sub> = 100mA | | | 350 | 680 | mV | | Vuvlo;vsys | V <sub>SYS</sub> under-voltage-lockout threshold | V <sub>SYS</sub> rising, hysteresis = 0.2V | | 3.5 | 4 | 4.4 | V | | <b>K</b> POKIO | V <sub>CCIO</sub> Power OK threshold | V <sub>CCIO</sub> rising, hysteresis = 10% | | 75 | 82 | 89 | % | | <b>К</b> РОК33 | V <sub>CC33</sub> Power OK threshold | V <sub>CC33</sub> rising, hysteresis = 10% | | 71 | 78 | 85 | % | | K <sub>POK18</sub> | V <sub>CC18</sub> Power OK threshold | V <sub>CC18</sub> falling, hyst | eresis = 10% | 58 | 66 | 74 | % | ## **Table 10-3 Power System Electrical Characteristics** ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------------------------------------------|------------------------------------|-------|--------|-------|------| | V <sub>REF</sub> | Reference voltage | T <sub>A</sub> = 25°C | 2.487 | 2.5 | 2.513 | V | | VREF | | T <sub>A</sub> = -40°C to 105°C | 2.463 | 2.5 | 2.537 | V | | | Power monitoring voltage (V <sub>MON</sub> ) coefficient | V <sub>CC18</sub> | 0.92 | 1 | 1.02 | | | Кмом | | Vsys, Vccio, Vcc33 | 0.36 | 0.4 | 0.43 | V/V | | NIVION | | V <sub>P</sub> , V <sub>REGO</sub> | 0.09 | 0.1 | 0.11 | | | | | Vнм | 0.03 | 0.0333 | 0.038 | | | $V_{TEMP}$ | Temperature monitor voltage at 25°C | T <sub>A</sub> = 25°C, at ADC | 1.475 | 1.5 | 1.540 | V | | <b>k</b> TEMP | Temperature monitor coefficient | At ADC | | 5.04 | | mV/K | | Twarn | Over-temperature warning threshold | Hysteresis = 10°C | | 140 | | °C | | TFAULT | Over-temperature fault threshold | Hysteresis = 10°C | | 170 | | °C | # 10.5 Typical Performance Characteristics $(V_P = 12V \text{ and } T_A = 25^{\circ}C \text{ unless otherwise specified.})$ DRM Driver Output On Resistance vs. Temperature # Buck Mode Hibernate Input Current vs. Input Voltage # AC/DC Flyback Mode Standby Power vs. Input Voltage # 11 CONFIGURABLE ANALOG FRONT END (CAFE) # 11.1 Block Diagram Figure 11-1 Configurable Analog Front End ## 11.2 Functional Description The device includes a Configurable Analog Front End (CAFE, Figure 11-1) accessible through up to 10 analog and I/O pins. These pins can be configured to form flexible interconnected circuitry made up of up to 3 differential programmable gain amplifiers, 4 single-ended programmable gain amplifiers, 4 general purpose comparators, 3 phase comparators, 10 protection comparators, and one buffer output. These pins can also be programmed as analog feed-through pins, or as analog front end I/O pins that can function as digital inputs or digital open-drain outputs. The PAC proprietary configurable analog signal matrix (CASM) and configurable digital signal matrix (CDSM) allow real time asynchronous analog and digital signals to be routed in flexible circuit connections for different applications. A push button function is provided for optional push button on, hibernate, and off power management function. #### 11.2.1 Differential Programmable Gain Amplifier (DA) The DAxP and DAxN pin pair are positive and negative inputs, respectively, to a differential programmable gain amplifier. The differential gain can be programmable to be 1x, 2x, 4x, 8x, 16x, 32x, and 48x for zero ohm signal source impedance. The differential programmable gain amplifier has -0.3V to 3.5V input common mode range, and its output can be configured for routing directly to the ADC pre-multiplexer, or through a sample-and-hold circuit synchronized with the ADC auto-sampling mechanism. Each differential amplifier is accompanied by offset calibration circuitry, and two protection comparators for protection event monitoring. The programmable gain differential amplifier is optimized for use with signal source impedance lower than $500\Omega$ and with matched source impedance on both positive and negative inputs for minimal offset. The effective gain is scaled by $13.5k / (13.5k + R_{SOURCE})$ , where $R_{SOURCE}$ is the matched source impedance of each input. #### 11.2.2 Single-Ended Programmable Gain Amplifier (AMP) Each AMPx input goes to a single-ended programmable gain amplifier with signal relative to V<sub>SSA</sub>. The amplifier gain can be programmed to be 1x, 2x, 4x, 8x, 16x, 32x, and 48x, or as analog feed-through. The programmable gain amplifier output is routed via a multiplexer to the configurable analog signal matrix CASM. #### 11.2.3 General Purpose Comparator (CMP) The general purpose comparator takes the CMPx input and compares it to either the programmable threshold voltage (V<sub>THREF</sub>) or a signal from the configurable analog signal matrix CASM. The comparator has 0V to V<sub>SYS</sub> input common mode range, and its polarity-selectable output is routed via a multiplexer to either a data input bit or the configurable digital signal matrix CDSM. Each general purpose comparator has two mask bits to prevent or allow rising or falling edge of its output to trigger second microcontroller interrupt INT2. #### 11.2.4 Phase Comparator (PHC) The phase comparator takes the PHCx input and compares it to either the programmable threshold voltage ( $V_{THREF}$ ) or a signal from the configurable analog signal matrix CASM. The comparison signal can be set to a phase reference signal generated by averaging the PHCx input voltages. In a three-phase motor control application, the phase reference signal acts as a virtual center tap for BEMF detection. The PHCx inputs are optionally fed through to the CASM. The phase comparator has 0V to $V_{SYS}$ input common mode range, and its polarity-selectable output is routed to a data input bit and to the phase/position multiplexer synchronized with the auto-sampling sequencers. #### 11.2.5 Protection Comparator (PCMP) Two protection comparators are provided in association with each differential programmable gain amplifier, with outputs available to trigger protection events and accessible as read-back output bits. The high-speed protection (HP) comparator compares the PCMPx pin to the 8-bit HP DAC output voltage, with full scale voltage of 2.5V. The limit protection (LP) comparator compares the differential programmable gain amplifier output to the 10-bit LP DAC output voltage, with full scale voltage of 2.5V. Each protection comparator has a mask bit to prevent or allow it to trigger the main microcontroller interrupt INT1. Each protection comparator also has one mask bit to prevent or allow it to activate protection event PR1, and another mask bit to prevent or allow it to activate protection event PR2. These two protection events can be used directly by protection circuitry in the Application Specific Power Drivers (ASPD) to protect devices being driven. #### 11.2.6 Analog Output Buffer (BUF) A subset of the signals from the configurable analog signal matrix CASM can be multiplexed to the BUF6 pin for external use. The buffer offset voltage can be minimized with the built-in swap function. #### 11.2.7 Analog Front End I/O (AIO) Up to 10 AlOx pins are available in the device. In the analog front end I/O mode, the pin can be configured to be a digital input or digital open-drain output. The AlOx input or output signal can be set to a data input or output register bit, or multiplexed to one of the signals in the configurable digital signal matrix CDSM. The signal can be set to active high (default) or active low, with V<sub>SYS</sub> supply rail. Where AlO<sub>6,7,8,9</sub> supports microcontroller interrupt for external signals. Each has two mask bits to prevent or allow rising or falling edge of its corresponding digital input to trigger second microcontroller interrupt INT2. #### 11.2.8 Push Button (PBTN) The push button PBTN, when enabled, can be used by the microcontroller to detect a user active-low push button event and to put the system into an ultra-low-power hibernate mode. Once the system is in hibernate mode, PBTN can be used to wake up the system. In addition, PBTN can also be used as a hardware reset for the microcontroller when it is held low for longer than 8s during normal operation. The PBTN input is active low and has a $55k\Omega$ pull-up resistor to 3V. #### 11.2.9 HP DAC and LP DAC The 8-bit HP DAC can be used as the comparison voltage for the high-speed protection (HP) comparators, or routed for general purpose use via the AB2 signal in the CASM. The HP DAC output full scale voltage is 2.5V. The 10-bit LP DAC can be used as the comparison voltage for the limit protection (LP) comparators, or routed for general purpose use via the AB3 signal in the CASM. The LP DAC output full scale voltage is 2.5V. #### 11.2.10 ADC Pre-Multiplexer The ADC pre-multiplexer is a 16-to-1 multiplexer that selects between the 3 differential programmable gain amplifier outputs, AB1 through AB9, temperature monitor signal ( $V_{TEMP}$ ), power monitor signal ( $V_{MON}$ ), and offset calibration reference ( $V_{REF}$ / 2). The ADC pre-multiplexer can be directly controlled or automatically scanned by the auto-sampling sequencer. When the ADC pre-multiplexer is automatically scanned, the unbuffered or sensitive signals should be masked by setting appropriate register bits. #### 11.2.11 Configurable Analog Signal Matrix (CASM) The CASM has 9 general purpose analog signals labeled AB1 through AB9 that can be used for: - Routing the single-ended programmable gain amplifier or analog feed-through output to AB1 through AB9 - Routing an analog signal via AB1, AB2, or AB3 to the negative input of a general purpose comparator or phase comparator - Routing the 8-bit HP DAC output to AB2 - Routing the 10-bit LP DAC output to AB3 - Routing analog signals via AB1 through AB12 to the ADC pre-multiplexer - Routing phase comparator feed-through signals to AB7, AB8, and AB9, and averaged voltage to AB1 #### 11.2.12 Configurable Digital Signal Matrix (CDSM) The CDSM has 7 general purpose bi-directional digital signals labeled DB1 through DB7 that can be used for: - Routing the AlOx input to or output signals from DB1 through DB7 - Routing the general purpose comparator output signals to DB1 through DB7 - Routing the OHIx input signals to DB1 through DB7 - Routing the OHIx open-drain driver control signals from DB1 through DB7 ## 11.3 Electrical Characteristics ## Table 11-1 Differential Programmable Gain Amplifier (DA) Electrical Characteristics ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------------|------|-----|-----|------| | Icc;da | Operating supply current | Each enabled amplifier | | 150 | 300 | μΑ | | VICMR;DA | Input common mode range | | -0.3 | | 3.5 | V | | Volr;da | Output linear range | | 0.1 | | 3.5 | V | | Vos;da | Input offset voltage | Gain = $48x$ , $V_{DAxP} = V_{DAxN} = 0V$ , $T_A = 25$ °C | -8 | | 8 | mV | | | | Gain = 1x | | 1 | 2% | | | | Differential amplifier gain<br>(zero ohm source<br>impedance) | Gain = 2x | -2% | 2 | | | | | | Gain = 4x | | 4 | | | | Avzi;da | | Gain = 8x, V <sub>DAxP</sub> = 125mV, V <sub>DAxN</sub> = 0V, T <sub>A</sub> = 25°C | | 8 | | | | | | Gain = 16x | | 16 | | | | | | Gain = 32x | | 32 | | | | | | Gain = 48x | | 48 | | | | k <sub>CMRR;DA</sub> | Common mode rejection ratio | Gain = $8x$ , $V_{DAxP} = V_{DAxN} = 0V$ , $T_A = 25$ °C | | 55 | | dB | | RINDIF;DA | Differential input impedance | | | 27 | | kΩ | | | Slew rate (1) | Gain = 8x | 7 | 10 | | V/µs | | tst;da | Settling time (1) | To 1% of final value | - | 200 | 400 | ns | <sup>(1)</sup> Guaranteed by design. ## Table 11-2 Single-Ended Programmable Gain Amplifier (AMP) Electrical Characteristics ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|--------------------------|-------------------------------------------------------------|-----|--------|-----|------| | ICC;AMP | Operating supply current | Each enabled amplifier | | 80 | 140 | μΑ | | Volr;AMP | Output linear range | | 0.1 | | 3.5 | V | | V <sub>OS;AMP</sub> | Input offset voltage | Gain = 1x, T <sub>A</sub> = 25°C, V <sub>AMPX</sub> = 2.5V | -10 | -10 10 | | mV | | | | Gain = 1x | | 1 | | | | | | Gain = 2x | | 2 | | | | | | Gain = 4x | | 4 | | | | A <sub>V;AMP</sub> | Amplifier gain | Gain = 8x, V <sub>AMPx</sub> = 125mV, T <sub>A</sub> = 25°C | -2% | 8 | 2% | | | | | Gain = 16x | | 16 | | | | | | Gain = 32x | | 32 | | | | | | Gain = 48x | | 48 | | | | I <sub>IN;AMP</sub> | Input current | | | 0 | 1 | μΑ | | | Slew rate (1) | Gain = 8x | 8 | 12 | | V/µs | | tst;amp | Settling time (1) | To 1% of final value | | 150 | 300 | ns | <sup>(1)</sup> Guaranteed by design. ## Table 11-3 General Purpose Comparator (CMP) Electrical Characteristics ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------|-------------------------------------------------|-----|-----|------------------|------| | I <sub>CC;CMP</sub> | Operating supply current | Each enabled comparator | | 35 | 110 | μΑ | | V <sub>ICMR;CMP</sub> | Input common mode range | | 0 | | $V_{\text{SYS}}$ | V | | Vos;cmp | Input offset voltage | V <sub>CMPx</sub> = 2.5V, T <sub>A</sub> = 25°C | -10 | | 10 | mV | | V <sub>HYS</sub> ;CMP | Hysteresis | | | 23 | | mV | | I <sub>IN;CMP</sub> | Input current | | | 0 | 1 | μΑ | | tdel;cmp | Comparator delay (1) | | | | 0.1 | μs | <sup>(1)</sup> Guaranteed by design. ### Table 11-4 Phase Comparator (PHC) Electrical Characteristics ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------|-------------------------------------------------|-----|-----|------------------|------| | Ісс;рнс | Operating supply current | Each enabled comparator | | 35 | 110 | μΑ | | V <sub>ICMR;PHC</sub> | Input common mode range | | 0 | | $V_{\text{SYS}}$ | V | | Vos;phc | Input offset voltage | V <sub>PHCx</sub> = 2.5V, T <sub>A</sub> = 25°C | -10 | | 10 | mV | | V <sub>HYS;PHC</sub> | Hysteresis | | | 23 | | mV | | I <sub>IN;PHC</sub> | Input current | | | 0 | 1 | μΑ | | tDEL;PHC | Comparator delay (1) | | | | 0.1 | μs | <sup>(1)</sup> Guaranteed by design. ## Table 11-5 Protection Comparator (PCMP) Electrical Characteristics ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------|--------------------------------------------------|-----|-----|---------------------|------| | I <sub>CC;PCMP</sub> | Operating supply current | Each enabled comparator | | 35 | 100 | μΑ | | V <sub>ICMR;PCMP</sub> | Input common mode range | | 0.3 | | V <sub>SYS</sub> -1 | V | | V <sub>OS;PCMP</sub> | Input offset voltage | V <sub>PCMPx</sub> = 2.5V, T <sub>A</sub> = 25°C | -10 | | 10 | mV | | VHYS;PCMP | Hysteresis | | | 20 | | mV | | I <sub>IN;PCMP</sub> | Input current | | | 0 | 1 | μA | | tdel;pcmp | Comparator delay (1) | | | | 0.1 | μs | <sup>(1)</sup> Guaranteed by design. ### Table 11-6 Analog Output Buffer (BUF) Electrical Characteristics $(V_{SYS} = V_{CCIO} = 5V, V_{CC33} = 3.3V, and T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------|------------------------------------------------|------|-----|-----|------| | Icc;BUF | Operating supply current | No load | | 35 | 100 | μΑ | | VICMR;BUF | Input common mode range | | 0.05 | | 3.5 | V | | Volr;AMP | Output linear range | | 0.1 | | 3.5 | ٧ | | Vos;BUF | Offset voltage | V <sub>BUF</sub> = 2.5V, T <sub>A</sub> = 25°C | -18 | | 18 | mV | | I <sub>OMAX</sub> | Maximum output current | $C_L = 0.1 nF$ | 0.8 | 1.3 | | mA | ## Table 11-7 Analog Front End I/O (AIO) Electrical Characteristics ( $V_{SYS} = V_{CCIO} = 5V$ , and $T_A = -40$ °C to 105°C unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------|--------------------------------------------------|-----|-----|-----|------| | V <sub>AIO</sub> | Pin voltage range | | 0 | | 5 | V | | V <sub>IH;AIO</sub> | High-level input voltage | | 2.2 | | | V | | V <sub>IL;AIO</sub> | Low-level input voltage | | | | 8.0 | V | | R <sub>PD;AIO</sub> | Pull-down resistance | Input mode | 0.5 | 1 | 1.8 | МΩ | | Vol;AIO | Low-level output voltage | I <sub>AIOx</sub> = 7mA, open-drain output mode | | | 0.4 | V | | I <sub>OL;AIO</sub> | Low-level output sink current | V <sub>AlOx</sub> = 0.4V, open-drain output mode | 6 | 14 | | mA | | I <sub>LK;AIO</sub> | High-level output leakage current | V <sub>AIOx</sub> = 5V, open-drain output mode | | 0 | 10 | μΑ | ## **Table 11-8 Push Button (PBTN) Electrical Characteristics** ( $V_{SYS} = V_{CCIO} = 5V$ , and $T_A = -40$ °C to 105°C unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------|-------------------------------|-----|-----|------|------| | $V_{I;PBTN}$ | Input voltage range | | 0 | | 5 | V | | V <sub>IH;PBTN</sub> | High-level input voltage | | 2 | | | V | | VIL;PBTN | Low-level input voltage | | | | 0.35 | V | | R <sub>PU;PBTN</sub> | Pull-up resistance | To 3V, push button input mode | 40 | 55 | 95 | kΩ | ### Table 11-9 HP DAC and LP DAC Electrical Characteristics ( $V_{SYS} = V_{CCIO} = 5V$ , and $T_A = -40$ °C to 105°C unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |---------|----------------------------------|---------------------------------|-------|-----|-------|------| | \/ | DAC reference voltage | T <sub>A</sub> = 25°C | 2.480 | 2.5 | 2.520 | V | | VDACREF | DAC reference voltage | T <sub>A</sub> = -40°C to 105°C | 2.453 | 2.5 | 2.547 | V | | | HP 8-bit DAC INL <sup>(1)</sup> | | -1 | | 1 | LSB | | | HP 8-bit DAC DNL <sup>(1)</sup> | | -0.5 | | 0.5 | LSB | | | LP 10-bit DAC INL <sup>(1)</sup> | | -2 | | 2 | LSB | | | LP 10-bit DAC DNL <sup>(1)</sup> | | -1 | | 1 | LSB | <sup>(1)</sup> Guaranteed by design and characterization. 0 # 11.4 Typical Performance Characteristics (V<sub>SYS</sub> = 5V and T<sub>A</sub> = 25°C unless otherwise specified.) PGA (AMPx) Gain Characteristics at 1x, 2x, 4x, and 8x Settings Differential Input Voltage (mV) 2500 LP DAC Output Voltage vs. Input Code Differential PGA (DAx) Gain Characteristics at 16x, 32x, and 48x Settings PGA (AMPx) Gain Characteristics at 16x, 32x, and 48x Settings **HP DAC Output Voltage vs. Input Code** # 12 APPLICATION SPECIFIC POWER DRIVERS (ASPD) ### 12.1 Features - 3 low-side and 3 high-side gate drivers - 1A gate driving capability - Open-drain drivers with input capability - Configurable delays and fast fault protection # 12.2 Block Diagram Figure 12-1 Application Specific Power Drivers # 12.3 Functional Description The Application Specific Power Drivers (ASPD, Figure 12-1) module handles power driving for power control applications. The PAC5220 has three low-side gate drivers (DRLx), three high-side gate drivers (DRHx), and two high-voltage open-drain drivers (OHIx). Each gate driver can drive an external MOSFET or IGBT switch in response to high-speed control signals from the microcontroller ports, and a pair of high-side and low-side gate drivers can form a half-bridge driver. The open-drain drivers provide activation control for relays, LEDs, buffers, and other loads. <u>Figure 12-2</u> below shows typical gate driver connections and <u>Table 12-1</u> shows the ASPD resources available on different PAC part numbers. The PAC5220 gate drivers support up to a 52V supply. **Figure 12-2 Typical Gate Driver Connections** **Table 12-1 Power Driver Resources by Part Numbers** | DART | LOW-SIDE G | ATE DRIVER | HIGH | -SIDE GATE DR | IVER | OPEN-DRAIN<br>DRIVER | |----------------|------------|----------------------------|------|---------------|----------------------------|----------------------| | PART<br>NUMBER | DRLx | SOURCE/<br>SINK<br>CURRENT | DRHx | MAX<br>SUPPLY | SOURCE/<br>SINK<br>CURRENT | OHIx | | PAC5220 | 3 | 1A/1A | 3 | 52V | 1A/1A | 2 (40V / 40mA) | The ASPD includes built-in configurable fault protection for the internal gate drivers. #### 12.3.1 Low-Side Gate Driver The DRLx low-side gate driver drives the gate of an external MOSFET or IGBT switch between the low-level V<sub>SSP</sub> power ground rail and high-level V<sub>P</sub> supply rail. The DRLx output pin has sink and source output current capability of 1A. Each low-side gate driver is controlled by a microcontroller port signal with 4 configurable levels of propagation delay. #### 12.3.2 High-Side Gate Driver The DRHx high-side gate driver drives the gate of an external MOSFET or IGBT switch between its low-level DRSx driver source rail and its high-level DRBx bootstrap rail. The DRSx pin can go up to 52V steady state. The DRHx output pin has sink and source output current capability of 1A. The DRBx bootstrap pin can have a maximum operating voltage of 16V relative to the DRSx pin, and up to 64V steady state. The DRSx pin is designed to tolerate momentary switching negative spikes down to -5V without affecting the DRHx output state. Each high-side gate driver is controlled by a microcontroller port signal with 4 configurable levels of propagation delay. For bootstrapped high-side operation, connect an appropriate capacitor between DRBx and DRSx and a properly rated bootstrap diode from $V_P$ to DRBx. To operate the DRHx output as a low-side gate driver, connect its DRBx pin to $V_P$ and its DRSx pin to $V_{SSP}$ . #### 12.3.3 High-Side Switching Transients Typical high-side switching transients are shown in Figure 12-3(a). To ensure functionality and reliability, the DRSx and DRBx pins must not exceed the peak and undershoot limit values shown. This should be verified by probing the DRBx and DRSx pins directly relative to VSS pin. A small resistor and diode clamp for the DRSx pin can be used to make sure that the pin voltage stays within the negative limit value. In addition, the high-side slew rate dV/dt must be kept within ±5V/ns for DRSx. This can be achieved by adding a resistor-diode pair in series, and an optional capacitor in parallel with the power switch gate. The parallel capacitor also provides a low impedance and close gate shunt against coupling from the switch drain. These optional protection and slew rate control are shown in Figure 12-3(b). Figure 12-3 High-Side Switching Transients and Optional Circuitry (a) High-Side Switching Transients (b) Optional Transient Protection and Slew Rate Control #### 12.3.4 Open-Drain Drivers The OHIx pin can be configured to be a 40V/40mA or 40V/15mA open-drain driver output, or a logic input. When configured as an open-drain driver output, the OHIx pin can be controlled by either a register bit or a configurable digital signal matrix (CDSM) signal. With default polarity, the OHIx pin is switched to $\text{V}_{\text{SSP}}$ with $17.5\Omega$ (40mA mode) or $50\Omega$ (15mA mode) impedance in the on state when the corresponding bit or signal is '1', and is in the high-impedance off state when the corresponding bit or signal is '0'. When configured as an input, the OHIx pin signal can flow to a register bit or to a CDSM signal. The polarity bit determines the signal polarity in both input and output modes. #### 12.3.5 Power Drivers Control All power drivers are initially disabled from power-on-reset. To enable the power drivers, the microprocessor must first set the driver enable bit to '1'. The gate drivers are controlled by the microcontroller ports and/or PWM signals according to Table 12-2, with configurable delays as shown in Table 12-3. The OHIx open-drain drivers are controlled by their corresponding register bits. Refer to the PAC application notes and user guide for additional information on power drivers control programming. ### Table 12-2 Microcontroller Port and PWM to Power Driver Mapping | PART NUMBER | PWMA0 | PWMA1 | PWMA2 | PWMA3/PWMA4/<br>PWMB0 | PWMA5/PWMC0 | PWMA6/PWMD0 | |-------------|-------|-------|-------|-----------------------|-------------|-------------| | PAC5220 | DRL0 | DRL1 | DRL2 | DRH3 | DRH4 | DRH5 | #### **Table 12-3 Power Driver Propagation Delay** | DR | Lx | DRHx | | | | |----------------|-------|--------|---------|--|--| | RISING FALLING | | RISING | FALLING | | | | 130ns | 140ns | 160ns | 140ns | | | #### 12.3.6 Gate Driver Fault Protection The ASPD incorporates a configurable fault protection mechanism using protection signal from the Configurable Analog Front End (CAFE), designated as protection event 1 (PR1) signal. The DRL0/DRL1/DRL2 drivers are designated as low-side group 1. The DRH3/DRH4/DRH5 gate drivers are designated as high-side group 1. The PR1 signal from the CAFE can be used to disable low-side group 1, high-side group 1, or both depending on the PR1 mask bit settings. # 12.4 Electrical Characteristics ### **Table 12-4 Gate Drivers Electrical Characteristics** $(V_P = 12V, V_{SYS} = 5V, \text{ and } T_A = -40^{\circ}\text{C to } 105^{\circ}\text{C unless otherwise specified.})$ | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------|-------------------------------------------------------------------------------------|------------------------|-----------------------------|----------------------------|------| | Low-Side G | ate Drivers (DRLx Pins) | | • | | | • | | V <sub>OH,DRL</sub> | High-level output voltage | $I_{DRLx} = -50 \text{mA}$ | V <sub>P</sub> -0.5 | V <sub>P</sub> -0.25 | | V | | V <sub>OL,DRL</sub> | Low-level output voltage | I <sub>DRLx</sub> = 50mA | | 0.175 | 0.35 | V | | IOHPK,DRL | High-level pulsed peak source current | 10µs pulse | | -1 | | Α | | I <sub>OLPK,DRL</sub> | Low-level pulsed peak sink current | 10µs pulse | | 1 | | Α | | High-Side C | Sate Drivers (DRHx, DRBx and DRSx Pi | | | | | | | | l aval abit deiva anna valta an anna | Repetitive, 10µs pulse | -5 | | 53 | V | | V <sub>DRS</sub> | Level-shift driver source voltage range | Steady state | 0 | | 52 | V | | M | Restation his valtage range | Repetitive, 10µs pulse | 5.2 | | 65 | V | | $V_{DRB}$ | Bootstrap pin voltage range | Steady state | 5.2 | | 64 | 7 v | | V <sub>BS;DRB</sub> | Bootstrap supply voltage range | V <sub>DRBx</sub> , relative to respective V <sub>DRSx</sub> | 5.2 | | 16 | V | | V <sub>UVLO;DRB</sub> | Bootstrap UVLO threshold | V <sub>DRBx</sub> rising, relative to respective V <sub>DRSx</sub> , Hysteresis= 1V | | 4.1 | 5.2 | V | | I <sub>BS:DRB</sub> | Rootetran circuit eunnly current | Gate Driver Disabled | | 23 | 35 | μА | | IBS;DRB | Bootstrap circuit supply current | Gate Driver Enabled | | 30 | 45 | μΛ | | loo ppp | Offset supply current | Gate Driver Disabled | | 0.5 | 10 | μA | | los;drb | Oliset supply current | Gate Driver Enabled | | 220 | 300 | μΑ | | V <sub>OH;DRH</sub> | High-level output voltage | I <sub>DRHx</sub> = -50mA | V <sub>DRBx</sub> -0.6 | V <sub>DRBx</sub><br>−0.25 | | V | | Vol;drh | Low-level output voltage | I <sub>DRHx</sub> = 50mA | | V <sub>DRSx</sub><br>+0.175 | V <sub>DRSx</sub><br>+0.35 | V | | I <sub>OHPK;DRH</sub> | High-level pulsed peak source current | 10µs pulse | | -1 | | Α | | lolpk;drh | Low-level pulsed peak sink current | 10µs pulse | | 1 | | Α | | High-Side a | nd Low-Side Gate Driver Propogation | Delay | | | | | | | | Delay setting 00b | | Delay +<br>0 | | ns | | too | Propagation Delay <sup>1</sup> | Delay setting 01b | | Delay +<br>50 | | ns | | t <sub>PD</sub> | Tropagation Delay | Delay setting 10b | | Delay +<br>100 | | ns | | | | Delay setting 11b | | Delay +<br>200 | | ns | 47 of 78 <sup>&</sup>lt;sup>1</sup> Propagation delay from <u>Power Driver Propagation Delay</u> # **Table 12-5 Open-Drain Drivers Electrical Characteristics** (VP = 12V, VSYS = 5V, and $T_A$ = -40°C to 105°C unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------|----------------------------------|------------------|-----|------|-----|------| | High-Voltag | ge Open-Drain Drivers (OHIx Pi | | | | | | | | Vоні | Output voltage range | Off state | | 0 | | 40 | V | | В | On atata registance | 1. 10m 1 | 40mA driver mode | | 17.5 | 45 | 0 | | R <sub>ON;OHI</sub> | On state resistance | $I_{OHIx} = 10mA$ | 15mA driver mode | | 50 | 110 | Ω | | | On state sink surrent | V 2V | 40mA driver mode | 40 | 80 | | A | | Iol;ohi | On state sink current | V <sub>OHIx</sub> = 2V | 15mA driver mode | 15 | 30 | | mA | | I <sub>LK;OHI</sub> | Leakage current | V <sub>OHIx</sub> = 40V, off sta | ate | | 0 | 10 | μΑ | | V <sub>I</sub> н;оні | High-level input voltage | Input mode | | 2 | | | V | | VIL;OHI | Low-level input voltage | Input mode | | | | 0.8 | V | | R <sub>PD;OHI</sub> | Pull-down resistance | Input mode | | | 1 | | МΩ | # 12.5 Typical Performance Characteristics $(V_P = 12V, V_{SYS} = 5V \text{ and } T_A = 25^{\circ}C \text{ unless otherwise specified.})$ # **Typical Performance Characteristics (Continued)** ( $V_P = 12V$ , $V_{SYS} = 5V$ and $T_A = 25$ °C unless otherwise specified.) # 13 ADC WITH AUTO-SAMPLING SEQUENCER ## 13.1 Block Diagram Figure 13-1 ADC with Auto-Sampling Sequencer # 13.2 Functional Description #### 13.2.1 ADC The analog-to-digital converter (ADC) is a 10-bit succesive approximation register (SAR) ADC with 1µs conversion time and up to 1MSPS capability. The ADC input clock has a user-configurable divider from /1 to /8 of the system clock. The integrated analog multiplexer allows selection from up to 6 direct ADx inputs, and from up to 10 analog inputs signals in the Configurable Analog Front End (CAFE), including up to 3 differential input pairs. The ADC can be configured for repeating or non-repeating conversions and can interrupt the microcontroller when a conversion is finished. ## 13.2.2 Auto-Sampling Sequencer Two independent and flexible auto-sampling sequencer state machines allow signal sampling using the ADC without interaction from microcontroller core. Each auto-sampling sequencer state machine can be programmed to take and store up to 8 samples each in the ADC result register from different analog inputs, able to control the ADC MUX and ADC Premux as well as the precise timing of the S/H in the Configurable analog front end. The sampling start of the auto-sampling sequencer can be precisely triggered using timers A, B, C, or D or any of their associated PWM edges (high-to-low or low- to-high). It also supports manual start or a ping-pong-scheme, where one auto-sampling sequencer state machine triggers the other when it finishes sampling. The auto-sampling sequencer can interrupt the microcontroller when either conversion sequence is finished. #### 13.2.3 EMUX Control A dedicated low latency interface controllable by the auto-sampling sequencer or register control allows changing the ADC premultiplexer and asserting/deasserting the S/H circuit in the configurable analog front end, allowing back to back conversions of multiple analog inputs without microcontroller interaction. ### 13.3 Electrical Characteristics #### Table 13-1 ADC and Auto-Sampling Sequencer Electrical Characteristics $(V_{SYS} = V_{CCIO} = 5V, V_{CC33} = 3.3V, V_{CC18} = 1.8V, and T_A = -40^{\circ}C$ to 105°C unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------|--------------------------------|-----|------|---------|------| | ADC | | | | | | | | fadclk | ADC conversion clock input | | | | 16 | MHz | | tadconv | ADC conversion time | fadclk = 16MHz | | | 1 | μs | | | ADC resolution | | | 10 | | bits | | | ADC effective resolution | | 9.2 | | | bits | | | ADC differential non-linearity (DNL) | | | ±0.5 | | LSB | | | ADC integral non-linearity (INL) | | | ±1 | | LSB | | | ADC offset error | | | 0.6 | | %FS | | | ADC gain error | | | 0.12 | | %FS | | Reference ' | Voltage | | | | | | | VREFADC | ADC reference voltage input | | | 2.5 | | V | | Sample and | bloH b | | | | | | | t <sub>ADCSH</sub> | ADC sample and hold time | f <sub>ADCLK</sub> = 16MHz | | 188 | | ns | | CADCIC | ADC input capacitance | | | 1.3 | | pF | | Input Voltag | ge Range | | | | | | | Vadcin | ADC input voltage range | ADC multiplexer input | 0 | | VREFADC | V | | EMUX Cloc | k Speed | | | | | | | f <sub>EMUXCLK</sub> | EMUX engine clock input | | | | 50 | MHz | | PLL Clock | Speed | | | | | | | foutpll | PLL output frequency | T <sub>A</sub> = -40°C to 85°C | 3.5 | | 100 | MHz | | | | T <sub>A</sub> = 85°C to 105°C | 3.5 | | 80 | MHz | # 14 MEMORY SYSTEM ## 14.1 Features - 32kB embedded FLASH - 100,000 program/erase cycles - 10 years data retention - 8kB SRAM ## 14.2 Block Diagram #### Figure 14-1 Memory System # 14.3 Functional Description The device has multiple banks of embedded FLASH memory, SRAM memory, as well as peripheral control registers that are all program-accessible in a flat memory map. ### 14.3.1 Program and Data FLASH 32kB in 32 pages of 1kB each is available for program or data memory. Each of them can be individually erased or written to while the microcontroller is executing a program from SRAM. #### 14.3.2 SRAM Up to 8kB contiguous array of SRAM is available for non-persistent data storage. The SRAM memory supports word (4-byte), half-word (2-byte) and byte address aligned access. The microcontroller may execute code out of SRAM for time-critical applications, or when modifying the contents of FLASH memory. # 14.4 Electrical Characteristics ## **Table 14-1 Memory System Electrical Characteristics** ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , $V_{CC18} = 1.8V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------------------------|------------|-----|------|-----|--------| | Embedded FL | _ASH | | | | | | | t <sub>READ;FLASH</sub> | FLASH read time | | 40 | | | ns | | twrite;flash | FLASH write time | | 20 | | | μs | | tperase;flash | FLASH page erase time | | | | 10 | ms | | Nperase;flash | FLASH program/erase cycles | | | 100k | | cycles | | tDR;FLASH | FLASH data retention | | 10 | | | years | | SRAM | | | | | | | | t <sub>SRAM</sub> | SRAM access cycle time | | 20 | | | ns | # 15 CLOCK CONTROL SYSTEM ## 15.1 Features - Ring oscillator with 7.5MHz, 9.6MHz, 13.8MHz, and 25.7MHz settings - High accuracy 2% trimmed 4MHz RC oscillator - Crystal oscillator driver supporting 2MHz to 10MHz crystals - External clock input up to 40MHz - PLL with 1MHz to 25MHz input, and 3.5MHz to 100MHz output - /1 to /8 clock divider for HCLK - /1 to /128 clock divider for ACLK # 15.2 Block Diagram Figure 15-1 Clock Control System # 15.3 Functional Description The PAC clock control system covers a wide range of applications. #### 15.3.1 Free Running Clock (FRCLK) The free running clock (FRCLK) is generated from one of the 4 clock sources: ring oscillator, trimmed RC oscillator, crystal driver or external clock input. The FRCLK is used for the real-time clock (RTC), watchdog timer (WDT), input to the PLL, or FCLK source to clock the system in low power and sleep mode. #### 15.3.2 Fast Clock (FCLK) The fast clock (FCLK) is generated from the PLL or supplied by the FRCLK directly. The FCLK supplies the watchdog timer (WDT), ADC, wake-up interrupt controller (WIC), SysTick timer, Arm® Cortex®-M0 peripheral high speed clock (HCLK) and low speed clock (LSCLK). ### 15.3.3 High-Speed Clock (HCLK) The high-speed clock (HCLK) is derived from the FCLK with a /1, /2, /4 or /8 divider. It supplies the peripheral AHB/APB bus, Timers A to D, dead-time controllers, SPI interface, I<sup>2</sup>C interface, UART interface, EMUX interface, SOC bus bridge and memory subsystem, and can go as high as 50MHz. #### 15.3.4 Auxiliary Clock (ACLK) The auxiliary clock (ACLK) is derived from FCLK with a /1, /2, to /128 divider, and supplies the timer and dead-time blocks. It can be clocked faster or slower than HCLK and can go as high as 100MHz. #### 15.3.5 Clock Gating The clock tree supports clock gating in deep-sleep mode for the timer block, ADC, SPI interface, I<sup>2</sup>C interface, UART interface, memory subsystem and the Arm<sup>®</sup> Cortex<sup>®</sup>-M0 itself. #### 15.3.6 Ring Oscillator (ROSC) The integrated ring oscillator provides 4 different clocks with 7.5MHz, 9.6MHz, 13.8MHz, and 25.7MHz settings. After reset, the clock tree always defaults to this clock input with the lowest frequency setting. #### 15.3.7 Trimmed 4MHz RC Oscillator The 2% trimmed 4MHz RC oscillator provides an accurate clock suitable for many applications. It is also used to derive the clock for the Multi-Mode Power Manager. #### 15.3.8 Internal Slow RC Oscillator An internal 32kHz RC oscillator is used during start up to provide an initial clock to analog circuitry. It is not used as a clock input to the clock tree. #### 15.3.9 Crystal Oscillator Driver The optional crystal oscillator driver can drive crystals from 2MHz to 10MHz to provide a highly accurate and stable clock into the system. #### 15.3.10 External Clock Input The clock tree can be supplied with an external clock up to 10MHz. ### 15.3.11 PLL The integrated PLL input clock is supplied by the FRCLK with an input frequency range of 1MHz to 25MHz. The PLL output frequency is adjustable from 3.5MHz to 100MHz. # 15.4 Electrical Characteristics ## **Table 15-1 Clock Control System Electrical Characteristics** ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , $V_{CC18} = 1.8V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | Clock Tree (FRCLK, FCLK, HCLK, and ACLK) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--------------------------------------------|-----------------------------------|------------|------|------------------------|---------| | Fecux Fast clock frequency 50 50 | Clock Tree (F | RCLK, FCLK, HCLK, and ACLK) | | • | | | | | Firclic High-speed clock frequency 50 100 | f <sub>FRCLK</sub> | Free running clock frequency | | | | 50 | MHz | | facux Auxiliary clock frequency 100 Internal Oscillators fRosc Auxiliary clock frequency Frequency setting = 11b 7.5 frequency setting = 10b 9.6 Frequency setting = 10b 9.6 Frequency setting = 00b 25.7 frimmed RC oscillator frequency Ta = 25°C -2% 4 2% Frequency setting = 00b 25.7 -2% 4 2% Trimmed RC oscillator frequency Ta = 40°C to 105°C -3% 4 3% Trimmed RC oscillator frequency lique Ta = 40°C to 85°C 0.5 -2% 4 2% Trimmed RC oscillator frequency lique Trimmed RC oscillator frequency range 0.65°Vcc18 -2 1 VIII.XIN XIN high-level input voltage 0.65°Vcc18 -2 10 VIII.XIN XIN low-level input voltage 0.65°Vcc18 2 10 France Excernmended capacitive load fxtal = 2MHz to 3MHz 25 10 | f <sub>FCLK</sub> | Fast clock frequency | | | | 100 | MHz | | Internal Oscillators Frequency setting = 11b 7.5 Frequency setting = 10b 9.6 Frequency setting = 01b 13.8 Frequency setting = 00b 25.7 Trimmed RC oscillator frequency Ta = 25°C -2% 4 2% Trimmed RC oscillator clock jitter Ta = -40°C to 105°C -3% 4 3% Crystal Oscillator Driver VIH.XIN XIN high-level input voltage 0.65*Vcc18 VILXIN in Migh-level input voltage 0.65*Vcc18 VILXIN in Ow-level input voltage 0.35*Vcc18 FixTaL = 2MHz to 3MHz 25 FixTaL = 2MHz to 3MHz 25 FixTaL = 2MHz to 3MHz 20 fixTaL = 3MHz to 6MHz 20 fixTaL = 3MHz to 6MHz 100 External circuit ESR fixTaL = 3MHz to 6MHz 400 fixTaL = 3MHz to 6MHz 400 fixTaL = 3MHz to 6MHz 400 fixTaL = 3MHz to 6MHz 400 fixTaL = 6MHz to 10MHz 400 | fHCLK | High-speed clock frequency | | | | 50 | MHz | | Frequency setting = 11b | f <sub>ACLK</sub> | Auxiliary clock frequency | | | | 100 | MHz | | Frequency setting = 10b | Internal Osci | llators | | | | | | | Frequency Frequency setting = 01b 13.8 Frequency setting = 00b 25.7 Frequency setting = 00b 25.7 Trimmed RC oscillator frequency Ta = 25°C -2% 4 2% Ta = -40°C to 105°C -3% 4 3% Crystal Oscillator Driver VIHXIN XIN high-level input voltage 0.65*Vcc18 VILIXIN XIN low-level input voltage 0.35*Vcc18 FXTAL Crystal oscillator frequency range 2 10 FXTAL = 2MHz to 3MHz 25 2 fxTAL = 3MHz to 6MHz 20 2 fxTAL = 6MHz to 10MHz 16 40 External circuit ESR fxTAL = 3MHz to 6MHz 400 400 fxTAL = 3MHz to 6MHz 400 100 External Clock Input External Clock input frequency range 40 40 fxTAL = 6MHz to 10MHz 10 40 thigh Extruct External clock kipht time 10 ftruct External clock low time 10 < | | | Frequency setting = 11b | | 7.5 | | | | Frequency setting = 01b | <b>4</b> | Ding agaillator fraguency | Frequency setting = 10b | | 9.6 | | NALI- | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | IROSC | Ring oscillator frequency | Frequency setting = 01b | | 13.8 | | MHz | | Trimmed RC oscillator frequency Ta = -40°C to 105°C -3% 4 3% Crystal Oscillator Driver VIH.XIN XIN high-level input voltage 0.65*Vcc18 0.35*Vcc18 VILXIN XIN low-level input voltage 0.65*Vcc18 0.35*Vcc18 fxtaL Crystal oscillator frequency range 2 10 fxtaL = 2MHz to 3MHz 25 fxtaL = 3MHz to 6MHz 20 16 fxtaL = 2MHz to 3MHz 16 fxtaL = 2MHz to 3MHz 1000 fxtaL = 3MHz to 6MHz 400 fxtaL = 3MHz to 6MHz 400 fxtaL = 6MHz to 10MHz 100 External clock input fexture & External clock input frequency range 40 t-Indicate & External clock low time 10 PLL fine DLL FLL input frequency range 2 25 fourput PLL output frequency range 3.5 100 | | | Frequency setting = 00b | | 25.7 | | 1 | | Ta = -40°C to 105°C -3% 4 3% | ı | Triange of DO and illustration for any and | T <sub>A</sub> = 25°C | -2% | 4 | 2% | N 41 1- | | Crystal Oscillator Driver VIH,XIN XIN high-level input voltage 0.65•Vcc18 VIL,XIN XIN low-level input voltage 0.35•Vcc18 fxTAL Crystal oscillator frequency range 2 10 Recommended capacitive load fxTAL = 2MHz to 3MHz 25 fxTAL = 3MHz to 6MHz 20 fxTAL = 6MHz to 10MHz 16 External circuit ESR fxTAL = 2MHz to 3MHz 1000 fxTAL = 3MHz to 6MHz 400 fxTAL = 3MHz to 6MHz 400 fxTAL = 6MHz to 10MHz 100 External clock input fextcruk External clock input frequency range 40 thich;EXTCLK External clock low time 10 PLL PLL input frequency range 2 25 fourput PLL output frequency range 2 25 | TTRIM | Trimmed RC oscillator frequency | T <sub>A</sub> = -40°C to 105°C | -3% | 4 | 3% | MHz | | VIH,XIN XIN high-level input voltage 0.65•Vcc18 VIL,XIN XIN low-level input voltage 0.35•Vcc18 fxTAL Crystal oscillator frequency range 2 10 Recommended capacitive load fxTAL = 2MHz to 3MHz 25 5 fxTAL = 3MHz to 6MHz 20 6 fxTAL = 6MHz to 10MHz 16 16 External circuit ESR fxTAL = 2MHz to 3MHz 400 400 fxTAL = 3MHz to 6MHz 400 400 External Clock Input External clock input frequency range 40 40 External clock input frequency range External clock low time 10 40 PLL PLL input frequency range 2 25 fourput PLL output frequency range 3.5 100 | | Trimmed RC oscillator clock jitter | $T_A = -40$ °C to 85°C | | 0.5 | | % | | VII.;XIN XIN low-level input voltage 0.35•Vcc18 fxTAL Crystal oscillator frequency range 2 10 External circuit ESR fxTAL = 2MHz to 3MHz 25 fxTAL = 3MHz to 6MHz 20 fxTAL = 6MHz to 10MHz 16 fxTAL = 2MHz to 3MHz 1000 fxTAL = 3MHz to 6MHz 400 fxTAL = 6MHz to 10MHz 100 External Clock Input External clock input frequency range 40 tHIGH,EXTCLK External clock low time 10 tLOW,EXTCLK External clock low time 10 PLL PLL input frequency range 2 25 foutput PLL output frequency range 3.5 100 | Crystal Oscil | lator Driver | | • | | | | | fxtal. Crystal oscillator frequency range 2 10 Fxtal. Recommended capacitive load fxtal. = 2MHz to 3MHz 25 fxtal. 5xtal. = 3MHz to 6MHz 20 fxtal. 6MHz to 10MHz 16 External circuit ESR fxtal. = 2MHz to 3MHz 1000 fxtal. = 3MHz to 6MHz 400 fxtal. = 6MHz to 10MHz 100 External Clock Input External clock input frequency range 40 tlight, Extrcl.k External clock low time 10 tlow, Extrcl.k External clock low time 10 PLL Finput frequency range 2 25 foutput PLL output frequency range 3.5 100 | V <sub>IH;XIN</sub> | XIN high-level input voltage | | 0.65•Vcc18 | | | V | | Recommended capacitive load f <sub>XTAL</sub> = 2MHz to 3MHz 25 f <sub>XTAL</sub> = 3MHz to 6MHz 20 f <sub>XTAL</sub> = 6MHz to 10MHz 16 f <sub>XTAL</sub> = 2MHz to 3MHz 1000 f <sub>XTAL</sub> = 3MHz to 6MHz 400 f <sub>XTAL</sub> = 3MHz to 6MHz 400 f <sub>XTAL</sub> = 6MHz to 10MHz 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 100 | V <sub>IL;XIN</sub> | XIN low-level input voltage | | | | 0.35•V <sub>CC18</sub> | V | | Recommended capacitive load f <sub>XTAL</sub> = 3MHz to 6MHz 20 f <sub>XTAL</sub> = 6MHz to 10MHz 16 f <sub>XTAL</sub> = 2MHz to 3MHz 1000 f <sub>XTAL</sub> = 3MHz to 6MHz 400 f <sub>XTAL</sub> = 3MHz to 6MHz 400 f <sub>XTAL</sub> = 6MHz to 10MHz 100 | f <sub>XTAL</sub> | Crystal oscillator frequency range | | 2 | | 10 | MHz | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | f <sub>XTAL</sub> = 2MHz to 3MHz | | 25 | | | | | | Recommended capacitive load | f <sub>XTAL</sub> = 3MHz to 6MHz | | 20 | | pF | | | | | f <sub>XTAL</sub> = 6MHz to 10MHz | | 16 | | | | f <sub>XTAL</sub> = 6MHz to 10MHz 100 External Clock Input f <sub>EXTCLK</sub> External clock input frequency range 40 t <sub>HIGH;EXTCLK</sub> External clock high time 10 t <sub>LOW;EXTCLK</sub> External clock low time 10 PLL f <sub>INPLL</sub> PLL input frequency range 2 25 f <sub>OUTPLL</sub> PLL output frequency range 3.5 100 | | | f <sub>XTAL</sub> = 2MHz to 3MHz | | | 1000 | | | External Clock Input fextclk External clock input frequency range 40 thigh:Extclk External clock high time 10 tLow:Extclk External clock low time 10 PLL fINPLL PLL input frequency range 2 25 foutpll PLL output frequency range 3.5 100 | | External circuit ESR | f <sub>XTAL</sub> = 3MHz to 6MHz | | | 400 | Ω | | fEXTCLK External clock input frequency range 40 thigh; EXTCLK External clock high time 10 tLOW; EXTCLK External clock low time 10 PLL fINPLL PLL input frequency range 2 25 fOUTPLL PLL output frequency range 3.5 100 | | | f <sub>XTAL</sub> = 6MHz to 10MHz | | | 100 | | | thigh:EXTCLK External clock high time 10 tLOW:EXTCLK External clock low time 10 PLL fINPLL PLL input frequency range 2 25 fOUTPLL PLL output frequency range 3.5 100 | External Cloc | ck Input | | | | | | | t_LOW;EXTCLK External clock low time 10 PLL f_INPLL PLL input frequency range 2 25 f_OUTPLL PLL output frequency range 3.5 100 | fextclk | External clock input frequency range | | | | 40 | MHz | | PLL f_INPLL PLL input frequency range 2 25 f_OUTPLL PLL output frequency range 3.5 100 | t <sub>HIGH;EXTCLK</sub> | External clock high time | | 10 | | | ns | | fINPLL PLL input frequency range 2 25 fOUTPLL PLL output frequency range 3.5 100 | tLOW;EXTCLK | External clock low time | | 10 | | | ns | | foutpll PLL output frequency range 3.5 100 | PLL | | | | | | | | | finpll | PLL input frequency range | | 2 | | 25 | MHz | | PLL settling time 0.5 | foutpll | PLL output frequency range | | 3.5 | | 100 | MHz | | | | PLL settling time | | | 0.5 | | ms | | RMS 30 | | DLL paried litter | RMS | | 30 | | 20 | | PLL period jitter Peak to peak ±150 | | PLL period jitter | Peak to peak | | ±150 | | ps | # 16 ARM® CORTEX®-M0 MICROCONTROLLER CORE ### 16.1 Features - Arm® Cortex®-M0 core - Fast single-cycle 32-bit x 32-bit multiplier - 24-bit SysTick timer - Up to 50MHz operation - Serial wire debug (SWD), with 4 break-point and 2 watch-point unit comparators - Nested vectored interrupt controller (NVIC) with 25 external interrupts - Wake-up interrupt controller (WIC) with GPIO, real-time clock (RTC) and watchdog timer (WDT) interrupts enabled - Sleep and deep-sleep mode with clock gating ## 16.2 Block Diagram Figure 16-1 Arm Cortex-M0 Microcontroller Core ## 16.3 Functional Description The Arm® Cortex®-M0 microcontroller core is configured for little endian operation and includes the fast single-cycle 32-bit multiplier and 24-bit SysTick timer and can operate at a frequency of up to 50MHz. The microcontroller nested vectored interrupt controller (NVIC) supports 25 external interrupts for the device's peripherals and sub-systems. For low-latency interrupt processing, the NVIC also supports interrupt tail-chaining. The wake-up interrupt controller (WIC) is able to wake up the device from low-power modes using any GPIO interrupt, as well as from the RTC or WDT. The Arm® Cortex®-M0 supports both sleep and deep-sleep low-power modes. The deep-sleep mode supports clock gating to limit standby power even further. Firmware debug support includes 4 break-point and 2 watch-point unit comparators using the serial wire debug (SWD) protocol. The serial wire debug mechanism can be disabled to prevent device access to the firmware in the field. ### 16.4 Electrical Characteristics ## **Table 16-1 Microcontroller and Clock Control System Electrical Characteristics** ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , $V_{CC18} = 1.8V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|------|------| | f <sub>HCLK</sub> | Microcontroller clock | HCLK | | | 50 | MHz | | | | f <sub>FRCLK</sub> = f <sub>HCLK</sub> = f <sub>ACLK</sub> = ROSC 11b, PLL disabled, CPU halt; other clock sources, ADC, timers, and serial interface disabled | 2.5 <sup>(1)</sup> | 3.4 | 7 | | | | | fercik = fhcik = facik = ROSC 10, PLL disabled, CPU halt; other clock sources, ADC, timers, and serial interface disabled | 3.0(1) | 4 | 7.8 | | | | | f <sub>FRCLK</sub> = f <sub>HCLK</sub> = f <sub>ACLK</sub> = ROSC 01, PLL disabled, CPU halt; other clock sources, ADC, timers, and serial interface disabled | 4.1 <sup>(1)</sup> | 5.3 | 9.5 | | | I <sub>OP;VSYS</sub> | V <sub>SYS</sub> operating | frclk = fhclk = faclk = ROSC 00, PLL disabled, CPU halt; other clock sources, ADC, timers, and serial interface disabled | 7.4 <sup>(1)</sup> | 9 | 15 | mA | | | supply current | f <sub>FRCLK</sub> = f <sub>HCLK</sub> = f <sub>ACLK</sub> = CLKREF, PLL disabled, CPU halt; other clock sources, ADC, timers, and serial interface disabled | 1.5 <sup>(1)</sup> | 2.3 | 4.4 | | | | | frclk = fhclk = faclk = 10MHz XTAL, PLL disabled, CPU halt; other clock sources, ADC, timers, and serial interface disabled | 3.6(1) | 4.5 | 6.7 | | | | | f <sub>FRCLK</sub> = 4MHz CLKREF, f <sub>HCLK</sub> = 50MHz, f <sub>ACLK</sub> = f <sub>OUTPLL</sub> = 100MHz, CPU halt; other clock sources, ADC, timers, and serial interface disabled | 20.9(1) | 23.3 | 26.5 | | | I <sub>Q;VCCIO</sub> | V <sub>CCIO</sub> quiescent supply current | | | 0.02 | | mA | <sup>(1)</sup> All minimum operating supply current values are for room temperature only # 16.5 Typical Performance Characteristics ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , $V_{CC18} = 1.8V$ , and $T_A = 25^{\circ}C$ unless otherwise specified.) # 17 I/O CONTROLLER ## 17.1 Features - 5V-compliant I/O PAx, PDx, PEx - 3.3V-compliant I/O PCx - Configurable drive strength on PAx, PDx, PEx - Configurable pull-up or pull-down on PAx, PDx, PEx # 17.2 Block Diagram ### Figure 17-1 I/O controller # 17.3 Functional Description The PAC can support up to 4 ports with 8 I/Os each from PAx, PCx, PDx, and PEx, in addition to the I/Os on the analog front end. All PAx, PCx, PDx, and PEx ports have interrupt capability with configurable interrupt edge. PAx, PDx, and PEx I/Os use $V_{CCIO}$ as the I/O supply voltage that is 5V on default parts (and 3.3V available from factory). The drive current can be configured as 8mA or 16mA. They also support weak pull-up and pull-down to save external components. PCx uses V<sub>CC33</sub> as its I/O supply voltage. The drive current is fixed to 8mA. PC0 to PC5 are also associated with analog inputs AD0 to AD5 to the ADC. ## 17.4 GPIO Current Injection Under normal operation, there should not be current injected into the GPIOs on the device due to the GPIO voltage below ground or above the GPIO supply.<sup>2</sup> Current injected occurs when the GPIO pin voltage is less than -0.3V or when greater than GPIO supply + 0.3V. In order provide a robust solution when this situation occurs, this device allows a small amount of injected current into the GPIO pins, to avoid excessive leakage or device damage. For information on the GPIO current injection thresholds, see the absolute maximum parameters for this device. Sustained operation with the GPIO pin voltage greater than the GPIO supply or when the GPIO pin voltage is less than -0.3V may result in reduced lifetime of the device. GPIO current injection should only be a temporary condition. <sup>&</sup>lt;sup>2</sup> VCC33 is the supply for any PC GPIO pin and VCCIO is the supply for any other GPIO pins. # 17.5 Electrical Characteristics ### Table 17-1 I/O Controller Electrical Characteristics ( $V_{SYS} = V_{CCIO} = 5V$ , $V_{CC33} = 3.3V$ , $V_{CC18} = 1.8V$ , and $T_A = -40^{\circ}C$ to $105^{\circ}C$ unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | | | TYP | MAX | UNIT | | | | |-----------------|----------------------------------|--------------------------|-----------------------------|-----|-----|-----|----------|--|--|--| | PAx, PDx, F | PAx, PDx, PEx (5V Operation) | | | | | | | | | | | ViH | High-level input voltage | Vccio = 5V | | 3 | | | V | | | | | VIL | Low-level input voltage | Vccio = 5V | | | | 0.8 | V | | | | | | | Vccio = 5V, | Drive strength setting = 0b | 7 | | | ^ | | | | | l <sub>OL</sub> | Low-level output sink current | V <sub>OL</sub> = 0.4V | Drive strength setting = 1b | 15 | | | mA | | | | | | | Vccio = 5V, | Drive strength setting = 0b | | | -7 | | | | | | Іон | High-level output source current | V <sub>OH</sub> = 2.4V | Drive strength setting = 1b | | | -15 | mA | | | | | R <sub>PU</sub> | Weak pull-up resistance | Vccio = 5V | 1 | 53 | 66 | 87 | kΩ | | | | | R <sub>PD</sub> | Weak pull-down resistance | Vccio = 5V | | 63 | 108 | 244 | kΩ | | | | | I <sub>IL</sub> | Input leakage current | T <sub>A</sub> = 125°C | | -10 | 0 | 10 | μΑ | | | | | PAx, PDx, F | PEx (3.3V Operation) | l | | | | | | | | | | V <sub>IH</sub> | High-level input voltage | V <sub>CCIO</sub> = 3.3V | | 2 | | | V | | | | | VIL | Low-level input voltage | Vccio = 3.3V | | | | 0.8 | V | | | | | _ | | $V_{CCIO} = 3.3V$ , | Drive strength setting = 0b | 4 | | | | | | | | loL | Low-level output sink current | Vol = 0.4V | Drive strength setting = 1b | 8 | | | mA | | | | | _ | | $V_{CCIO} = 3.3V$ , | Drive strength setting = 0b | | | -4 | | | | | | Іон | High-level output source current | V <sub>OH</sub> = 2.4V | Drive strength setting = 1b | | | -8 | mA | | | | | R <sub>PU</sub> | Weak pull-up resistance | Vccio = 3.3V | 1 | 47 | 74 | 104 | kΩ | | | | | R <sub>PD</sub> | Weak pull-down resistance | Vccio = 3.3V | | 50 | 84 | 121 | kΩ | | | | | I <sub>IL</sub> | Input leakage current | T <sub>A</sub> = 125°C | | -10 | 0 | 10 | μΑ | | | | | PCx (3.3V C | )<br>peration) | l | | | | | <u> </u> | | | | | V <sub>IH</sub> | High-level input voltage | V <sub>CC33</sub> = 3.3V | | 2 | | | V | | | | | VIL | Low-level input voltage | Vcc33 = 3.3V | | | | 0.8 | V | | | | | loL | Low-level output sink current | Vcc33 = 3.3V, Vol = 0.4V | | 7 | | | mA | | | | | Іон | High-level output source current | Vcc33 = 3.3V, Vон = 2.4V | | | | -7 | mA | | | | | lıL | Input leakage current | T <sub>A</sub> = 125°C | | -10 | 0 | 10 | μA | | | | | | = | | | | | | <u> </u> | | | | # 18 SERIAL INTERFACE # 18.1 Block Diagram ## Figure 18-1 Serial Interface # 18.2 Functional Description The device has up to three serial interfaces: I2C, UART, and SPI. #### 18.2.1 I<sup>2</sup>C Controller The I<sup>2</sup>C controller is a configurable peripheral that can support various modes of operation: - I<sup>2</sup>C master operation - ◆ Normal mode (100kHz), fast mode (400kHz), or fast mode plus (1MHz) - Single and multi-master - Synchronization (multi-master) - Arbitration (multi-master) - 7-bit or 10-bit slave addressing - I<sup>2</sup>C slave operation - ◆ Normal mode (100kHz), fast mode (400kHz), or fast mode plus (1MHz) - Clock stretching - 7-bit or 10-bit slave addressing The I<sup>2</sup>C peripheral may operate either by polling, or can be configured to be interrupt driven for both receive and transmit data. #### 18.3 UART Controller The UART peripheral is a configurable peripheral that can support various features and modes of operation: - Programmable clock selection - National Instruments PC16550D compatible - 16-deep transmit and receive FIFO and fractional clock divisor - Up to 3.125Mbps communication speed (with HCLK = 50MHz) The UART peripheral may operate either by polling, or can be configured to be interrupt driven for both receive and transmit data. ## 18.4 SPI Controller The device contains an SPI controller that can each be used in either master or slave operation, with the following features: - SPI master operation - Control of up to three different SPI slaves - Operation up to 25MHz - Flexible multiple transmit mode for variable-size SPI data with user-defined chip-select behavior - Chip select "shaping" through programmable additional delay for chip-select setup, hold and wait time for back-to-back transfers - SPI master or slave operation - Supports clock phase and polarity control - ◆ Data transmission/reception can be on 8-, 16-, 24- or 32-bit boundary - Selectable data bit ordering (LSB or MSB first) - Programmable chip select polarity - ◆ Selectable "auto-retransmit" mode The SPI peripheral may operate either by polling, or can be configured to be interrupt driven for both receive and transmit data. # 18.5 Dynamic Characteristics ## **Table 18-1 Serial Interface Dynamic Characteristics** (Vsys = Vccio = 5V, Vcc33 = 3.3V, Vcc18 = 1.8V, and TA = -40°C to 105°C unless otherwise specified.) | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------|------------------------|------|-----|-----------------------|------| | I <sup>2</sup> C | | | | | | | | | | Standard mode (100kHz) | 2.8 | | | MHz | | f <sub>12CCLK</sub> | I <sup>2</sup> C input clock frequency | Fast mode (400kHz) | 2.8 | | | MHz | | | | Fast mode plus (1MHz) | 6.14 | | | MHz | | UART | | | | | | | | fuartclk | UART input clock frequency | | | | f <sub>HCLK</sub> /16 | MHz | | | UART baud rate | fhclk = 50MHz | | | 3.125 | Mbps | | SPI | | | | | | | | familia | CDI input clock frequency | Master mode | | | f <sub>HCLK</sub> /2 | MHz | | fspiclk | SPI input clock frequency | Slave mode | | | f <sub>HCLK</sub> /2 | MHz | # **Table 18-2 I<sup>2</sup>C Dynamic Characteristics** | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------|--------------------------------------------------|--------------------------|------|-----|------|------|--| | | | Standard mode | 0 | | 100 | | | | fscL | SCL clock frequency | Fast mode | 0 | | 400 | kHz | | | | | Fast mode plus | 0 | | 1000 | | | | | | Standard mode | 4.7 | | | | | | $t_{LOW}$ | SCL clock low | Fast mode | 1.3 | | | μs | | | | | Fast mode plus | 0.5 | | | | | | | | Standard mode | 4.0 | | | | | | thigh | SCL clock high | Fast mode | 0.6 | | | μs | | | | | Fast mode plus | 0.26 | | | | | | | | Standard mode | 4.0 | | | | | | thd;sta | Hold time for a repeated START condition | Fast mode | 0.6 | | | μs | | | | OTAIN CONDITION | Fast mode plus | 0.26 | | | | | | | | Standard mode | 4.7 | | | | | | tsu;sta | Set-up time for a repeated START condition | Fast mode | 0.6 | | | μs | | | | OTAKT CONGINOT | Fast mode plus | 0.26 | | | | | | | | Standard mode | 0 | | 3.45 | | | | thd;dat | Data hold time | Fast mode | 0 | | 0.9 | μs | | | | | Fast mode plus | 0 | | | | | | | | Standard mode | 250 | | | | | | t <sub>SU;DAT</sub> | Data set-up time | Fast mode | 100 | | | ns | | | | | Fast mode plus | 50 | | | | | | | | Standard mode | 4.0 | | | | | | t <sub>SU;STO</sub> | Set-up time for STOP condition | Fast mode | 0.6 | | | μs | | | | | Fast mode plus | 0.26 | | | | | | | | Standard mode | 4.7 | | | | | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | Fast mode | 1.3 | | | μs | | | | and START Condition | Fast mode plus | 0.5 | | | | | | | | Standard mode | | | 1000 | | | | tr | Rise time for SDA and SCL | Fast mode | 20 | | 300 | ns | | | | | Fast mode plus | | | 120 | | | | | | Standard mode | | | 300 | ns | | | t <sub>f</sub> | Fall time for SDA and SCL | Fast mode | | | 300 | | | | | | Fast mode plus | | | 120 | 1 | | | Сь | Capacitive load for each | Standard mode, Fast mode | | | 400 | pF | | | | bus line | Fast mode plus | | | 550 | pF | | | | | | | | | | | # Figure 18-2 I<sup>2</sup>C Timing Diagram ## **Table 18-3 SPI Dynamic Characteristics** | SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------|------------------|-----|-----|-----|------| | tsclk;High | SPICLK Input High Time | | 30 | | | ns | | tsclk;Low | SPICLK Input Low Time | | 30 | | | ns | | t <sub>ss;sclk</sub> | SPICSn to SPICLK Time | | 120 | | | ns | | tss;mosi | SPICSn to SPIMISO High-impedance time | | 10 | | 50 | ns | | t <sub>r(SCLK)</sub> | SPICLK Rise Time | SPICLK = 25MHz | | 10 | 25 | ns | | t <sub>f(SCLK)</sub> | SPICLK Fall Time | SPICEN = 25WIFIZ | | 10 | 25 | ns | | t <sub>r(MOSI)</sub> | SPIMISO Rise Time | | | 10 | 25 | ns | | t <sub>f(SMOSI)</sub> | SPIMISO Fall Time | | | 10 | 25 | ns | | t <sub>SU;MISO</sub> | SPIMISO Setup Time | | 20 | | | ns | | t <sub>H;MISO</sub> | SPIMISO Hold Time | | 20 | | | ns | **Figure 18-3 SPI Timing Diagram** # 19 TIMERS # 19.1 Block Diagram Figure 19-1 Timers A, B, C, and D Figure 19-2 AFE Watchdog and Wake-Up Timer Figure 19-3 Real-Time Clock and Watchdog Timer ## 19.2 Functional Description The device includes 9 timers: timer A, timer B, timer C, timer D, watchdog timer 1 (WDT), watchdog timer 2, wake-up timer, real-time clock (RTC), and SysTick timer. The device supports up to 14 different PWM signals and has up to 7 dead-time controllers. Timers A, B, C and D can be concatenated to synchronize to a single clock and start/stop signal for applications that require a synchronized timer period between timers. #### 19.2.1 Timer A Timer A is a general purpose 16-bit timer with 8 PWM/capture and compare units. It has 4 pairs of PWM signals going into 4 dead-time controllers. Timer A can be concatenated with timers B, C, and D to synchronize the PWM/capture and compare units. It can use either ACLK or HCLK as clock input with an additional clock divider from /1 to /128. #### 19.2.2 Timer B Timer B is a general purpose 16-bit timer with 2 PWM/capture and compare units. It has one pair of PWM signals going into one dead-time controller, as well as 2 additional compare units that can be used for additional system time bases for interrupts. Timer B can be concatenated with timers A, C, and D to synchronize the PWM/capture and compare units. It can use either ACLK or HCLK as clock input with an additional clock divider from /1 to /128. #### 19.2.3 Timer C Timer C is a general purpose 16-bit timer with 2 PWM/capture and compare units. It has one pair of PWM signals going into one dead-time controller. Timer C can be concatenated with timers A, B, and D to synchronize the PWM/capture and compare units. It can use either ACLK or HCLK as clock input with an additional clock divider from /1 to /128. #### 19.2.4 Timer D Timer D is a general purpose 16-bit timer with 2 PWM/capture and compare units. It has one pair of PWM signals going into one dead-time controller. Timer D can be concatenated with timers A, B, and C to synchronize the PWM/capture and compare units. It can use either ACLK or HCLK as clock input with an additional clock divider from /1 to /128. #### 19.2.5 Watchdog Timer The 24-bit watchdog timer (WDT) can be used for long time period measurements or periodic wake up from sleep mode. The watchdog timer can be used as a system watchdog, or as an interval timer, or both. The watchdog timer can use either FRCLK or FCLK as clock input with an additional clock divider from /2 to /65536. ### 19.2.6 CAFE Watchdog Timer There is a second watchdog timer in the AFE that can be used to monitor communication between the MCU and AFE on the PAC SOC bus. If this timer expires, it will trigger a device reset when there is no communication for a period of either 4s or 8s. #### 19.2.7 Wake-Up Timer The wake-up timer can be used for very low power hibernate and sleep modes to wake up the micro controller periodically. It can be configured to be 125ms, 250ms, 500ms, 1s, 2s, 4, or 8s. #### 19.2.8 Real-Time Clock The 24-bit real-time clock (RTC) can be used for time measurements when an accurate clock source is used. This timer can also be used for periodic wake up from sleep mode. The RTC uses FRCLK as clock input with an additional clock divider from /2 to /65536. # **20 THERMAL CHARACTERISTICS** ### **Table 20-1 Thermal Characteristics** | PARAMETER | VALUE | UNIT | |-----------------------------------------------------------|------------|------| | Operating ambient temperature range | -40 to 105 | °C | | Operating junction temperature range | -40 to 125 | °C | | Storage temperature range | -55 to 150 | °C | | Lead temperature (Soldering, 10 seconds) | 300 | °C | | Junction-to-case thermal resistance (θ <sub>JC</sub> ) | 19.0 | °C/W | | Junction-to-ambient thermal resistance (θ <sub>JA</sub> ) | 32.2 | °C/W | # 21 APPLICATION EXAMPLES The following simplified diagrams show different examples of PAC applications. Refer to application notes for detailed design description. Figure 21-1 3-phase Motor Drive Using PAC5220 (Simplified Diagram) Figure 21-2 Solar LED Street Lighting Using PAC5220 (Simplified Diagram) Figure 21-3 WPC type A11 Wireless Power Transmitter Using PAC5220 (Simplified Diagram) # 22 PACKAGE OUTLINE AND DIMENSIONS # 22.1 TQFN88-56 Package Outline and Dimensions ### **Table 22-1 Dimensions** | | Millim | neters | Inches | | | |------------|---------|---------|---------|---------|--| | Dimensions | Minimum | Maximum | Minimum | Maximum | | | А | 0.700 | 0.800 | 0.028 | 0.031 | | | A1 | -0.004 | 0.050 | 0.000 | 0.002 | | | А3 | 0.2 | 203 | 0.0 | 008 | | | b | 0.150 | 0.300 | 0.006 | 0.012 | | | b1 | 0.140 | 0.240 | 0.006 | 0.009 | | | D | 7.924 | 8.076 | 0.312 | 0.318 | | | D1 | 3.300 | 3.500 | 0.130 | 0.138 | | | E | 7.924 | 8.076 | 0.312 | 0.318 | | | E1 | 3.700 | 3.900 | 0.146 | 0.154 | | | е | 0.5 | 500 | 0.020 | | | | L | 0.350 | 0.450 | 0.014 | 0.018 | | # **Product Compliance** This part complies with RoHS directive 2011/65/EU as amended by (EU) 2015/863. This part also has the following attributes: Lead Free • Halogen Free (Chlorine, Bromine) ## **Contact Information** For the latest specifications, additional product information, worldwide sales and distribution locations: Web: <u>www.qorvo.com</u> Tel: 1-844-890-8163 Email: customer.support@gorvo.com For technical questions and application information: Email: appsupport@gorvo.com # **Important Notice** The information contained herein is believed to be reliable; however, Qorvo makes no warranties regarding the information contained herein and assumes no responsibility or liability whatsoever for the use of the information contained herein. All information contained herein is subject to change without notice. Customers should obtain and verify the latest relevant information before placing orders for Qorvo products. The information contained herein or any use of such information does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other intellectual property rights, whether with regard to such information itself or anything described by such information. THIS INFORMATION DOES NOT CONSTITUTE A WARRANTY WITH RESPECT TO THE PRODUCTS DESCRIBED HEREIN, AND QORVO HEREBY DISCLAIMS ANY AND ALL WARRANTIES WITH RESPECT TO SUCH PRODUCTS WHETHER EXPRESS OR IMPLIED BY LAW, COURSE OF DEALING, COURSE OF PERFORMANCE, USAGE OF TRADE OR OTHERWISE, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Without limiting the generality of the foregoing, Qorvo products are not warranted or authorized for use as critical components in medical, life-saving, or life-sustaining applications, or other applications where a failure would reasonably be expected to cause severe personal injury or death. Copyright 2019 © Qorvo, Inc. | Qorvo®, Active-Semi®, Power Application Controller®, Multi-Mode Power Manager™, Configurable Analog Front End™ and Application Specific Power Drivers™ are trademarks of Qorvo, Inc. Arm<sup>®</sup> and Cortex<sup>®</sup> are registered trademarks of Arm Limited. All referenced brands and trademarks are the property of their respective owners.